## BPOLAP DIGITAL DATA BOOK



Part of the Harris Spectrum of Integrated Circuits

H HARRIS

## 1984 Harris Bipolar Digital Data Book

Harris Semiconductor Bipolar Digital Products represent state-of-the-art production in density and performance. HARRIS expertise in design and processing offers the user leadership in quality and reliability of products in a wide choice of formats, options, and package types. With continuing research and development and the introduction of new products, Harris will provide its customers with the most advanced technology.

This book describes Harris Semiconductor Digital Products Division's complete line of bipolar memory and programmable logic products, including a complete set of product specifications and data sheets. Also included are sections on reliability, programming, packaging, and custom/semi-custom capabilities.

Please fill out the request for information/action card at the back of this book and return it to us so we may keep you informed of our latest new product developments over the next year.

If you need more information on these and other HARRIS products, please contact the nearest HARRIS sales office listed in the back of this data book.

Harris Semiconductor's products are sold by description only. HARRIS reserves the right to make changes in circuit design, specifications and other information at any time without prior notice. Accordingly, the reader is cautioned to verify that data sheets and other information in this publication are current before placing orders. Information contained in application notes is intended soley for general guidance; use of the information for user's specific application is at user's risk. Reference to products of other manufacturers are solely for convenience of comparison and do not imply total equivalence of design, performance, or otherwise.

## 1984 Digital Data Book

General Information

## Table of Contents

PAGE
SECTION 1 GENERAL INFORMATION
Bipolar Alpha-Numeric Index ..... 1-2
Bipolar Family Tree ..... 1-3
Bipolar PROM Cross-Reference ..... 1-4
Bipolar HPL Cross-Reference ..... 1-10
PROM Functional Index and Selection Guide ..... 1-12
HPL Functional Index and Selection Guide ..... 1-13
Harris Semiconductor Sector Overview ..... 1-14
Classification of Literature ..... 1-15
I.C. Handling Procedures ..... 1-15
Definition of Terms ..... 1-17
SECTION 2 ORDERING INFORMATION
Bipolar Alpha-Numeric Index ..... 2-2
Product Code ..... 2-3
Dash 8 Program ..... 2-3
JAN Qualified Products ..... 2-3
Special Orders ..... 2-3
SECTION 3 QUALITY AND RELIABILITY
Introduction ..... 3-2
Quality Control ..... 3-2
Quality Assurance ..... 3-4
Reliability ..... 3-4
AQL/AOO Terminology ..... 3-8
Fusing Mechanism of Nickel-Chromium Fusible Links ..... 3-8
Microscopic Observations of Fuses ..... 3-20
Burn-in Circuit Diagrams ..... 3-25
SECTION 4 BIPOLAR MEMORY
PROM Functional Index and Selection Guide ..... 4-3
Harris Generic Programmable Read Only Memories ..... 4-4
Product Information ..... 4-6
Generic PROM Programming ..... 4-56
Programmer Evaluation ..... 4-59
Data Entry Formats for Harris Custom Programming ..... 4-60
SECTION 5 HARRIS PROGRAMMABLE LOGIC (HPL)
HPL Functional Index and Selection Guide ..... 5-2
Introduction ..... 5-3
Product Information ..... 5-4
HPL Programming Philosophy ..... 5-46
HPL Programmer Evaluation ..... 5-47
PAGE
SECTION 6 APPLICATIONS
Applications Index ..... 6-2
HPL Modules ..... 6-3
HPL Application Notes ..... 6-37
Power Strobe Applications Note ..... 6-44
SECTION 7 HI-REL
Introduction to Hi -Rel ..... 7-3
Bipolar Military Cross-Reference ..... 7-4
JAN PROMs ..... 7-5
Bipolar Flows and Screening Procedures ..... 7-6
Military Products Packaging ..... 7-8
Mechanical Information ..... 7-9
Standard Harris Programs ..... 7-10
How to Order ..... 7-10
SECTION 8 CUSTOM INTEGRATED CIRCUITS DIVISION
Introduction ..... 8-2
Bipolar Digital Design Techniques ..... 8-3
Bipolar Digital Technologies ..... 8-5
Specialized Products ..... 8-11
Future of Bipolar Digital IC's ..... 8-13
CICD Sales Office Locations ..... 8-14
SECTION 9 PACKAGING
Package Availability ..... 9-3
Package Dimensions ..... 9-5
Thermal Resistance Measurements ..... 9-8
Bipolar Memory Products General Chip Information ..... 9-10
SECTION 10 SALES LOCATIONS
Sector Alpha-Numeric Product Index ..... 10-2
Harris Sales Locations ..... 10-7
REQUEST FOR INFORMATION/ACTION REPLY CARDS
Bipolar Alpha-Numeric Index ..... 1-2
Bipolar Family Tree ..... 1-3
Bipolar PROM Cross-Reference ..... $1-4$
Bipolar HPL Cross-Reference ..... 1-10
PROM Functional Index and Selection Guide ..... 1-12
HPL Functional Index and Selection Guide ..... 1-13
Harris Semiconductor Sector Overview ..... 1-14
Classification of Literature ..... 1-15
I.C. Handling Procedures ..... 1-15
Definition of Terms ..... 1-17

## Bipolar Alpha-Numeric Index

| PART NUMBER | DESCRIPTION | PAGE |
| :---: | :---: | :---: |
| HD-6600 | Quad Power Strobe | 4-6 |
| HM-0104 | $10 \times 4$ Diode Matrix | 4-9 |
| HM-0168 | $6 \times 8$ Diode Matrix | 4-9 |
| HM-0186 | $8 \times 6$ Diode Matrix | 4-9 |
| HM-0198 | $9 \times 8$ Diode Matrix | $4-9$ |
| HM-0410 | $4 \times 10$ Diode Matrix | 4-9 |
| HM-7602/03 | $32 \times 8$ Bit Generic PROM | 4-13 |
| HM-7610/11 | $256 \times 4$ Bit Generic PROM | 4-16 |
| HM-7610A/11A | $256 \times 4$ Bit High Speed Generic PROM | 4-16 |
| HM-7610B/11B | $256 \times 4$ Bit Very High Speed Generic PROM | 4-16 |
| HM-7620/21 | $512 \times 4$ Bit Generic PROM | 4-19 |
| HM-7620A/21A | $512 \times 4$ Bit High Speed Generic PROM | 4-19 |
| HM-7620B/21B | $512 \times 4$ Bit Very High Speed Generic PROM | 4-19 |
| HM-7640/41 | $512 \times 8$ Bit Generic PROM (24-Pin) | 4-22 |
| HM-7640A/41A | $512 \times 8$ Bit High Speed Generic PROM (24-Pin) | 4-22 |
| HM-7649 | $512 \times 8$ Bit Generic PROM (20-Pin) | 4-28 |
| HM-7649A | $512 \times 8$ Bit High Speed Generic PROM (20-Pin) | 4-28 |
| HM-7642/43 | $1024 \times 4$ Bit Generic PROM | 4-25 |
| HM-7642A/43A | $1024 \times 4$ Bit High Speed Generic PROM | 4-25 |
| HM-7642B/43B | $1024 \times 4$ Bit Very High Speed Generic PROM | 4-25 |
| HM-7681 | $1024 \times 8$ Bit Generic PROM | 4-31 |
| HM-7681A | $1024 \times 8$ Bit High Speed Generic PROM | 4-31 |
| HM-7685 | $2048 \times 4$ Bit Generic PROM | 4-34 |
| HM-7685A | $2048 \times 4$ Bit High Speed Generic PROM | 4-34 |
| HM-76161 | $2048 \times 8$ Bit Generic PROM | 4-37 |
| HM-76161A | $2048 \times 8$ Bit High Speed Generic PROM | 4-37 |
| HM-76161B | $2048 \times 8$ Bit Very High Speed Generic PROM | 4-40 |
| HM-76165 | $4096 \times 4$ Bit Generic PROM | 4-41 |
| HM-76321 | $4096 \times 8$ Bit Generic PROM | 4-44 |
| HM-76641 | $8192 \times 8$ Bit Generic PROM | 4-47 |
| HM-76641A | $8192 \times 8$ Bit High Speed Generic PROM | 4-50 |
| JAN-0512 | $64 \times 8$ HPROM | 4-51 |
| HPL-77061 | 24-Pin Field Programmable Address Decoder | 5-4 |
| HPL-77153/82S153 | 20-Pin Field Programmable Logic Array | 5-6 |
| HPL-77209/16L8 | 20-Pin Field Programmable Array Logic (Active Low Outputs) | 5-15 |
| HPL-77210/16R4 | 20-Pin Field Programmable Array Logic (Four Registered Outputs) | 5-42 |
| HPL-77211/16R6 | 20-Pin Field Programmable Array Logic (Six Registered Outputs) | 5-42 |
| HPL-77212/16R8 | 20-Pin Field Programmable Array Logic (Eight Registered Outputs) | 5-42 |
| HPL-77215/16H8 | 20-Pin Field Programmable Array Logic (Active High Outputs) | 5-15 |
| HPL-77216/16P8 | 20-Pin Field Programmable Array Logic (Programmable Output Polarity) | 5-15 |
| HPL-77317/16LD8 | 20-Pin Field Programmable Array Logic (Active Low Dedicated Outputs) | 5-24 |
| HPL-77318/16HD8 | 20-Pin Field Programmable Array Logic (Active High Dedicated Outputs) | 5-24 |
| HPL-77319/16LE8 | 20-Pin Field Programmable Array Logic (Enhanced HPL-77317/16LD8) | 5-33 |
| HPL-77320/16HE8 | 20-Pin Field Programmable Array Logic (Enhanced HPL-77318/16HD8) | 5-33 |
| M38510/20701BEB | $32 \times 8$ Open Collector QPL1 PROM | 7-5 |
| M38510/20702BEB | $32 \times 8$ Three State QPL1 PROM | 7-5 |
| M38510/20101BJB | $64 \times 8$ Open Collector QPL1 PROM | 7-5 |
| M38510/20301BEB | $256 \times 4$ Open Collector QPL1 PROM | 7-5 |
| M38510/20302BEB | $256 \times 4$ Three State QPL1 PROM | 7-5 |
| M38510/20401BEB | $512 \times 4$ Open Collector QPL1 PROM | 7-5 |
| M38510/20402BEB | $512 \times 4$ Three State QPL1 PROM | 7-5 |
| M38510/20801BJB | $512 \times 8$ Open Collector QPL1 PROM | 7-5 |
| M38510/20802BJB | $512 \times 8$ Three State QPL1 PROM | 7-5 |
| M38510/20601BVB | $1024 \times 4$ Open Collector QPL1 PROM | 7-5 |
| M38510/20602BVB | $1024 \times 4$ Three State QPL1 PROM | 7-5 |
| M38510/20904BJB | $1024 \times 8$ Three State QPL1 PROM | 7-5 |
| M38510/20902BVB | $2048 \times 4$ Three State QPL1 PROM | 7-5 |
| M38510/21002BJB | $2048 \times 8$ Three State QPL1 PROM | 7-5 |

## Bipolar Family Tree



Bipolar PROM Cross-Reference

| AMD PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { 27S18 } \\ & \text { 27S18A } \end{aligned}$ | $32 \times 8$ OC | HM-7602 |
| $\begin{aligned} & \text { 27S19 } \\ & \text { 27S19A } \end{aligned}$ | $32 \times 8$ TS | HM-7603 |
| $\begin{aligned} & \text { 27S20 } \\ & \text { 27S20A } \end{aligned}$ | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| $\begin{aligned} & \text { 27S21 } \\ & \text { 27S21A } \end{aligned}$ | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| $\begin{aligned} & 27 S 12 \\ & 27 S 12 A \end{aligned}$ | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| $\begin{aligned} & \text { 27S13 } \\ & \text { 27S13A } \end{aligned}$ | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| $\begin{aligned} & \text { 27S30 } \\ & 27 \mathrm{~S} 30 \mathrm{~A} \end{aligned}$ | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| $\begin{aligned} & 27 \mathrm{~S} 31 \\ & 27 \mathrm{~S} 31 \mathrm{~A} \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| $\begin{aligned} & \text { 27̇S29 } \\ & \text { 27S29A } \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7649 } \\ & \text { HM-7649A } \end{aligned}$ |
| $\begin{aligned} & \text { 27S32 } \\ & 27 \mathrm{~S} 32 \mathrm{~A} \end{aligned}$ | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| $\begin{aligned} & \text { 27S33 } \\ & \text { 27S33A } \end{aligned}$ | $1024 \times 4$ TS | $\begin{aligned} & \text { HM-7643 } \\ & \text { HM-7643A } \\ & \text { HM-7643B } \end{aligned}$ |
| $\begin{aligned} & \text { 27S181 } \\ & \text { 27S181A } \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| $\begin{aligned} & \text { 27S185 } \\ & \text { 27S185A } \end{aligned}$ | $2048 \times 4$ TS | $\begin{aligned} & \text { HM-7685 } \\ & \text { HM-7685A } \end{aligned}$ |
| $\begin{aligned} & \text { 27S191 } \\ & \text { 27S191A } \end{aligned}$ | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| $27 S 41$ <br> 27S41A | $4096 \times 4$ TS | HM-76165 |
| $\begin{aligned} & 27 S 43 \\ & 27 S 43 A \end{aligned}$ | 4096 X 8 TS | HM-76321 |


| FAIRCHILD PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| 93417 | $256 \times 4$ OC | $\begin{aligned} & \text { HM-7610 } \\ & \text { HM-7610A } \\ & \text { HM-7610B } \end{aligned}$ |
| 93427 | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| 93436 | $512 \times 4$ OC | $\begin{aligned} & \text { HM-7620 } \\ & \text { HM-7620A } \\ & \text { HM-7620B } \end{aligned}$ |
| 93446 | $512 \times 4$ TS | $\begin{aligned} & H M-7621 \\ & H M-7621 A \\ & H M-7621 B \end{aligned}$ |
| 93438 | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| 93448 | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| 93452 | $1024 \times 4$ OC | $\begin{aligned} & \text { HM-7642 } \\ & \text { HM-7642A } \\ & \text { HM-7642B } \end{aligned}$ |
| 93453 | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & 93451 \\ & 93 Z 451 \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \mathrm{HM}-7681 \\ & \mathrm{HM}-7681 \mathrm{~A} \end{aligned}$ |
| $93 Z 511$ | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| 93515 | $4096 \times 4$ TS | HM-76165 |
| $\begin{aligned} & 93 Z 565 \\ & 93 Z 565 A \end{aligned}$ | $8192 \times 8$ TS | $\begin{aligned} & \mathrm{HM}-76641 \\ & \text { HM-76641A } \end{aligned}$ |

Bipolar PROM Cross-Reference (Continued)

| FUJITSU <br> PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :--- | :---: | :--- |
| MB7124E <br> MB7124H | $512 \times 8$ TS | HM-7649 <br> HM-7649A |
| MB7121E <br> MB7121H | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| MB7122E <br> MB7122H | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| MB7132E <br> MB7132H | $1024 \times 8$ TS | HM-7681 <br> HM-7681A |
| MB7128E <br> MB7128H | $2048 \times 4$ TS | HM-7685 <br> HM-7685A |
| MB7138E <br> MB7138H | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| MB7134E | $4096 \times 4$ TS | HM-76165 <br> MB7134H |


| HITACHI <br> PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :--- | :---: | :--- |
| HN25089 <br> HN25089S | $1024 \times 8$ TS | HM-7681 <br> HM-7681A |
| HN25085 <br> HN25085S | $2048 \times 4$ TS | HM-7685 <br> HM-7685A |
| HN25169 <br> HN25169S | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |


| INTEL PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| $\begin{aligned} & 3601 \\ & 3601-1 \end{aligned}$ | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| $\begin{aligned} & 3621 \\ & 3621-1 \end{aligned}$ | $256 \times 4$ TS | $\begin{aligned} & \text { HM-7611 } \\ & \text { HM-7611A } \\ & \text { HM-7611B } \end{aligned}$ |
| $\begin{aligned} & 3602 \\ & 3602 \mathrm{~A} \\ & 3602 \mathrm{~A}-2 \end{aligned}$ | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| $\begin{aligned} & 3622 \\ & 3622 \mathrm{~A} \\ & 3622 \mathrm{~A}-2 \end{aligned}$ | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| $\begin{aligned} & 3604-4 \\ & 3604 \\ & 3604 \mathrm{~A} \\ & 3604 \mathrm{~A}-2 \end{aligned}$ | $512 \times 8$ OC | HM-7640 <br> HM-7640A |
| $\begin{aligned} & 3624-4 \\ & 3624 \\ & 3624 \mathrm{~A} \\ & 3624 \mathrm{~A}-2 \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| $\begin{aligned} & 3605 \\ & 3605-2 \end{aligned}$ | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| $\begin{aligned} & 3625 \\ & 3625-2 \end{aligned}$ | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & 3628 \mathrm{~A}-4 \\ & 3628 \mathrm{~A}-3 \\ & 3628 \mathrm{~A}-1 \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| $\begin{aligned} & 3636 \mathrm{~B} \\ & 3636 \mathrm{~B}-2 \\ & 3636 \mathrm{~B}-1 \end{aligned}$ | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| $\begin{aligned} & 3632 \\ & 3632-1 \end{aligned}$ | $4096 \times 8$ TS | HM-76321 |

Bipolar PROM Cross-Reference (Continued)

| NEC PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :---: | :---: | :---: |
| $\mu$ PB403 | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| $\mu$ PB423 | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| $\mu$ PB405 | $512 \times 8$ OC | HM-7640 <br> HM-7640A |
| $\mu$ PB425 | $512 \times 8$ TS | HM-7641 <br> HM-7641A |
| $\mu$ PB406 | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| $\mu$ PB426 | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\mu$ PB428 | $1024 \times 8$ TS | HM-7681 <br> HM-7681A |
| $\mu$ PB429 | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |


| INTERSIL <br> PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :--- | :---: | :--- |
| IM5600 | $32 \times 8$ OC | HM-7602 |
| IM5610 | $32 \times 8$ TS | HM-7603 |
| IM5603 | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| IM5623 | $556 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| IM5604 | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| IM5624 | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| IM5605 | $512 \times 8$ OC | HM-7640 <br> HM-7640A |
| IM5625 | $512 \times 8$ TS | HM-7641 <br> HM-7641A |

Bipolar PROM Cross-Reference (Continued)

| MMI PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMEN |
| :---: | :---: | :---: |
| 6330-1 | $32 \times 8$ OC | HM-7602 |
| 6331-1 | $32 \times 8$ TS | HM-7603 |
| $\begin{aligned} & 6300-1 \\ & 63 S 140 \end{aligned}$ | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| $\begin{aligned} & 6301-1 \\ & 63 \mathrm{~S} 141 \end{aligned}$ | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| $\begin{aligned} & 6305-1 \\ & 63 S 240 \end{aligned}$ | $512 \times 4$ OC | $\begin{aligned} & \text { HM-7620 } \\ & \text { HM-7620A } \\ & \text { HM-7620B } \end{aligned}$ |
| $\begin{aligned} & 6306-1 \\ & 63 \mathrm{~S} 241 \end{aligned}$ | $512 \times 4$ TS | $\begin{aligned} & \mathrm{HM}-7621 \\ & \mathrm{HM}-7621 \mathrm{~A} \\ & \mathrm{HM}-7621 \mathrm{~B} \end{aligned}$ |
| $\begin{aligned} & 6340-1 \\ & 6340-2 \end{aligned}$ | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| $\begin{aligned} & 6341-1 \\ & 6341-2 \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| $\begin{aligned} & 6349-1 \\ & 6349-2 \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7649 } \\ & \text { HM-7649A } \end{aligned}$ |
| 6352-1 | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| 6353-1 | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & 6381-1 \\ & 6381-2 \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| $\begin{aligned} & 6389-1 \\ & 6389-2 \end{aligned}$ | $2048 \times 4$ TS | $\begin{aligned} & \text { HM-7685 } \\ & \text { HM-7685A } \end{aligned}$ |
| 6351681 | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| 63S1641 | $4096 \times 4$ TS | HM-76165 |
| 6353281 | $4096 \times 8$ TS | HM-76321 |


| MOTOROLA <br> PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :---: | :---: | :---: |
| MCM7620 | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| MCM7621 | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| MCM7640 | $512 \times 8$ OC | HM-7640 <br> HM-7640A |
| MCM7641 | $512 \times 8$ TS | HM-7641 <br> HM-7641A |
| MCM7642 | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| MCM7643 | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| MCM7681 | $1024 \times 8$ TS | HM-7681 <br> HM-7681A |
| MCM7685 | $2048 \times 4$ TS | HM-7685 <br> HM-7685A |
| MCM76161 | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |

Bipolar PROM Cross-Reference (Continued)

| NATIONAL PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { 74S188 } \\ & \text { 87S188 } \end{aligned}$ | $32 \times 8$ OC | HM-7602 |
| $\begin{aligned} & 74 \mathrm{~S} 288 \\ & 87 \mathrm{~S} 288 \end{aligned}$ | $32 \times 8$ TS | HM-7603 |
| 74S387 | $256 \times 4$ OC | $\begin{aligned} & \text { HM-7610 } \\ & \text { HM-7610A } \\ & \text { HM-7610B } \end{aligned}$ |
| 74S287 | $256 \times 4$ TS | $\begin{aligned} & \text { HM-7611 } \\ & \text { HM-7611A } \\ & \text { HM-7611B } \end{aligned}$ |
| $\begin{aligned} & 74 \mathrm{~S} 570 \\ & 74 \mathrm{~S} 570 \mathrm{~A} \end{aligned}$ | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| $\begin{aligned} & \text { 74S571 } \\ & \text { 74S571A } \end{aligned}$ | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| $\begin{aligned} & 74 S 475 \\ & \text { 74S475A } \end{aligned}$ | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| $\begin{aligned} & \text { 74S474 } \\ & \text { 74S474A } \\ & \text { 74S474B } \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| $\begin{aligned} & 74 \mathrm{~S} 472 \\ & \text { 74S472A } \\ & \text { 74S472B } \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \mathrm{HM}-7649 \\ & \mathrm{HM}-7649 \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & 74 \mathrm{~S} 572 \\ & \text { 74S572A } \end{aligned}$ | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| $\begin{aligned} & 74 \mathrm{~S} 573 \\ & 74 \mathrm{~S} 73 \mathrm{~A} \\ & \text { 74S573B } \end{aligned}$ | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & \text { 87S181 } \\ & \text { 87S181A } \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| $\begin{aligned} & 87 S 185 \\ & 87 S 185 A \end{aligned}$ | $2048 \times 4$ TS | $\begin{aligned} & \text { HM-7685 } \\ & \text { HM-7685A } \end{aligned}$ |
| $\begin{aligned} & \text { 87S191 } \\ & \text { 87S191A } \end{aligned}$ | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |


| RAYTHEON <br> PART <br> NUMBER | ORGANIZATION <br> AND OUTPUT | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT |
| :---: | :---: | :---: |
| 29660 | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| 29661 | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| 29610 | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| 29611 | $512 \times 8$ OC | HM-7640 <br> HM-7640A |
| 29624 | $512 \times 8$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| 29625 | $512 \times 8$ TS | HM-7641 <br> HM-7649 |
| 29621 | 29649 A |  |

## Bipolar PROM Cross-Reference (Continued)

| SIGNETICS PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| 82S23 | $32 \times 8$ OC | HM-7602 |
| 82S123 | $32 \times 8$ TS | HM-7603 |
| 82S126 | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| 82S129 | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| 82S130 | $512 \times 4$ OC | HM-7620 <br> HM-7620A <br> HM-7620B |
| 82S131 | $512 \times 4$ TS | HM-7621 <br> HM-7621A <br> HM-7621B |
| 82S140 | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| 82S141 | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| $\begin{aligned} & \text { 82S147 } \\ & \text { 82HS147 } \end{aligned}$ | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7649 } \\ & \text { HM-7649A } \end{aligned}$ |
| 82S136 | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| $\begin{aligned} & \text { 82S137 } \\ & \text { 82S137A } \\ & \text { 82S137B } \end{aligned}$ | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & 82 S 181 \\ & 82 S 181 A \\ & 82 S 181 B \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| $\begin{aligned} & 82 S 185 \\ & \text { 82S185A } \\ & \text { 82S185B } \end{aligned}$ | $2048 \times 4$ TS | $\begin{aligned} & \text { HM-7685 } \\ & \text { HM-7685A } \end{aligned}$ |
| $\begin{aligned} & \text { 82S191 } \\ & 82 H S 191 \end{aligned}$ | $2048 \times 8$ TS | HM-76161 <br> HM-76161A <br> HM-76161B |
| $\begin{aligned} & 82 \mathrm{~S} 195 \\ & 82 \mathrm{HS} 195 \end{aligned}$ | $4096 \times 4$ TS | HM-76165 |
| 825321 | $4096 \times 8$ TS | HM-76321 |


| T. I. PART NUMBER | ORGANIZATION AND OUTPUT | HARRIS PIN-FOR-PIN REPLACEMENT |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { SN74S188 } \\ & \text { TBP18SA030 } \end{aligned}$ | $32 \times 8$ OC | HM-7602 |
| $\begin{aligned} & \text { SN74S288 } \\ & \text { TBP18S030 } \end{aligned}$ | $32 \times 8$ TS | HM-7603 |
| SN74S387 <br> TBP14SA10 <br> TBP24SA10 | $256 \times 4$ OC | HM-7610 <br> HM-7610A <br> HM-7610B |
| SN74S287 <br> TBP14S10 <br> TBP24S10 | $256 \times 4$ TS | HM-7611 <br> HM-7611A <br> HM-7611B |
| $\begin{aligned} & \text { SN74S475 } \\ & \text { TBP18SA46 } \\ & \text { TBP28SA46 } \end{aligned}$ | $512 \times 8$ OC | $\begin{aligned} & \text { HM-7640 } \\ & \text { HM-7640A } \end{aligned}$ |
| SN74SA74 TBP18S46 TBP28S46 | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7641 } \\ & \text { HM-7641A } \end{aligned}$ |
| SN74S472 <br> TBP18S42 <br> TBP28S42 | $512 \times 8$ TS | $\begin{aligned} & \text { HM-7649 } \\ & \text { HM-7649A } \end{aligned}$ |
| SN74S477 <br> TBP24SA41 | $1024 \times 4$ OC | HM-7642 <br> HM-7642A <br> HM-7642B |
| SN74S476 TBP24S41 | $1024 \times 4$ TS | HM-7643 <br> HM-7643A <br> HM-7643B |
| $\begin{aligned} & \text { SN74S478 } \\ & \text { TBP28S86 } \end{aligned}$ | $1024 \times 8$ TS | $\begin{aligned} & \text { HM-7681 } \\ & \text { HM-7681A } \end{aligned}$ |
| SN74S454 <br> TBP24S81 | $2048 \times 4$ TS | $\begin{aligned} & H M-7685 \\ & H M-7685 A \end{aligned}$ |
| TBP28S166 | $2048 \times 8$ TS | HM-76161 HM-76161A HM-76161B |

Bipolar HPL Cross-Reference

| AMD <br> PART NUMBER | ARRAY INPUTS | MATRIX <br> ARCHITECTURE | LOGIC | HARRIS PART NUMBER |
| :---: | :---: | :---: | :---: | :---: |
| AmPAL16L8 | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR-INVERT (Active Low Outputs) | $\begin{array}{r} \mathrm{HPL}-77209 \\ / 16 \mathrm{~L} 8 \end{array}$ |
| AmPAL16H8 | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR (Active High Outputs) | $\begin{array}{r} \text { HPL-77215 } \\ / 16 \mathrm{H} 8 \end{array}$ |
| AmPAL16LD8 | Ten Dedicated Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR-INVERT (Active Low Outputs) | $\begin{array}{r} \text { HPL-77317 } \\ \text { /16LD8 } \end{array}$ |
| AmPAL16HD8 | Ten Dedicated Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR (Active High Outputs) | $\begin{array}{r} \text { HPL-77318 } \\ \text { /16HD8 } \end{array}$ |
| AmPAL16R4 | Eight Dedicated <br> Four Feedback <br> Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77210 } \\ / 16 R 4 \end{array}$ |
| AmPAL16R6 | Eight Dedicated Six Feedback Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77211 } \\ / 16 R 6 \end{array}$ |
| AmPAL16R8 | Eight Dedicated Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | $\begin{array}{r} \text { HPL-77212 } \\ / 16 R 8 \end{array}$ |


| MMI <br> PART <br> NUMBER | ARRAY <br> INPUTS | MATRIX <br> ARCHITECTURE | HARRIS <br> PART <br> NUMBER |  |
| :--- | :--- | :--- | :--- | :--- |
| PAL16L8 | Ten Dedicated <br> Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR-INVERT <br> (Active Low Outputs) | HPL-77209 <br> $/ 16 L 8$ |
| PAL16H8 | Ten Dedicated <br> Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR <br> (Active High Outputs) | HPL-77215 <br> $/ 16 H 8$ |
| PAL16R4 | Eight Dedicated <br> Four Feedback <br> Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | HPL-77210 <br> $/ 16 R 4$ |
| PAL16R6 | Eight Dedicated <br> Six Feedback <br> Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | HPL-77211 <br> $/ 16 R 6$ |
| PAL16R8 | Eight Dedicated <br> Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | HPL-77212 <br> $/ 16 R 8$ |

Bipolar HPL Cross-Reference (Continued)

| NATIONAL PART NUMBER | ARRAY INPUTS | MATRIX ARCHITECTURE | LOGIC | HARRIS PART NUMBER |
| :---: | :---: | :---: | :---: | :---: |
| PAL16L8 | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR-INVERT (Active Low Outputs) | $\begin{array}{r} \mathrm{HPL}-77209 \\ / 16 \mathrm{~L} 8 \end{array}$ |
| PAL16R4 | Eight Dedicated <br> Four Feedback <br> Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77210 } \\ / 16 R 4 \end{array}$ |
| PAL16R6 | Eight Dedicated Six Feedback Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77211 } \\ / 16 R 6 \end{array}$ |
| PAL16R8 | Eight Dedicated Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | $\begin{array}{r} \text { HPL-77212 } \\ \text { /16R8 } \end{array}$ |


| T.I. PART NUMBER | ARRAY INPUTS | MATRIX <br> ARCHITECTURE | LOGIC | HARRIS PART NUMBER |
| :---: | :---: | :---: | :---: | :---: |
| FP74ALS16L8 | Ten Dedicated Six Bidirectional | Programmable AND--Fixed OR | Eight 7-Wide AND-OR-INVERT (Active Low Outputs) | $\begin{array}{r} \text { HPL-77209 } \\ / 16 \mathrm{~L} \end{array}$ |
| FP74ALS16R4 | Eight Dedicated <br> Four Feedback <br> Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77210 } \\ / 16 R 4 \end{array}$ |
| FP74ALS16R6 | Eight Dedicated Six Feedback Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | $\begin{array}{r} \text { HPL-77211 } \\ / 16 R 6 \end{array}$ |
| FP74ALS16R8 | Eight Dedicated Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | $\begin{array}{r} \text { HPL-77212 } \\ / 16 R 8 \end{array}$ |


| SIGNETICS <br> PART <br> NUMBER | ARRAY <br> INPUTS | MATRIX <br> ARCHITECTURE | LOGIC | HARRIS <br> PART <br> NUMBER |
| :---: | :---: | :---: | :--- | :---: |
| 82S153 | Eight Dedicated <br> Ten Bidirectional | Programmable AND-Prog. OR | Ten 32-Wide AND-OR <br> (Programmable Output Polarity) | HPL-77153 <br> /82S153 |

PROM Functional Index and Selection Guide

| PART NUMBER | ORGANIZATION | OUTPUT | NUMBER OF PINS | TAA COMMERCIAL/ MILITARY (ns MAX) | $\begin{gathered} \text { ICC } \\ \text { (mA MAX) } \end{gathered}$ | (1) <br> PACKAGE AVAILABILITY | PAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HM-7602 | $32 \times 8$ | OC | 16 | 50/60 | 130 | D, P | 4-13 |
| HM-7603 | $32 \times 8$ | TS | 16 | 50/60 | 130 | D, P | 4-13 |
| JAN-0512 | $64 \times 8$ | OC | 24 | 140/140 | 100 | D. F | 4-51 |
| $\begin{gathered} \text { HM-7610 } \\ \text { HM-7610A } \\ \text { HM-7610B } \end{gathered}$ | $256 \times 4$ | OC | 16 | $\begin{aligned} & 60 / 75 \\ & 45 / 65 \\ & 35 / 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \\ & 110 \end{aligned}$ | D, P, F | 4-16 |
| $\begin{gathered} \text { HM-7611 } \\ \text { HM-7611A } \\ \text { HM-7611B } \end{gathered}$ | $256 \times 4$ | TS | 16 | $\begin{aligned} & 60 / 75 \\ & 45 / 65 \\ & 35 / 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \\ & 110 \end{aligned}$ | D, P, F | 4-16 |
| $\begin{gathered} \text { HM }-7620 \\ \text { HM-7620A } \\ \text { HM-7620B } \end{gathered}$ | $512 \times 4$ | OC | 16 | $\begin{aligned} & 70 / 85 \\ & 50 / 70 \\ & 40 / 55 \end{aligned}$ | $\begin{aligned} & 130 \\ & 120 \\ & 120 \end{aligned}$ | D, P, F | 4-19 |
| $\begin{gathered} \text { HM }-7621 \\ \text { HM-7621A } \\ \text { HM }-7621 B \end{gathered}$ | $512 \times 4$ | TS | 16 | $\begin{aligned} & 70 / 85 \\ & 50 / 70 \\ & 40 / 55 \end{aligned}$ | $\begin{aligned} & 130 \\ & 120 \\ & 120 \end{aligned}$ | D, P, F | 4-19 |
| $\begin{gathered} \text { HM-7640 } \\ \text { HM-7640A } \end{gathered}$ | $512 \times 8$ | OC | 24 | $\begin{aligned} & 70 / 85 \\ & 50 / 65 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F, SD | 4-22 |
| $\begin{gathered} \text { HM-7641 } \\ \text { HM-7641A } \end{gathered}$ | $512 \times 8$ | TS | 24 | $\begin{aligned} & 70 / 85 \\ & 45 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F, SD | 4-22 |
| $\begin{gathered} \text { HM-7649 } \\ \text { HM-7649A } \end{gathered}$ | $512 \times 8$ | TS | 20 | $\begin{aligned} & 60 / 80 \\ & 45 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F | 4-28 |
| $\begin{gathered} \text { HM-7642 } \\ \text { HM-7642A } \\ \text { HM-7642B } \end{gathered}$ | $1024 \times 4$ | OC | 18 | $\begin{aligned} & 60 / 85 \\ & 50 / 70 \\ & 45 / 55 \end{aligned}$ | $\begin{aligned} & 140 \\ & 140 \\ & 140 \end{aligned}$ | D, P, F | 4-25 |
| $\begin{gathered} H M-7643 \\ H M-7643 A \\ H M-7643 B \end{gathered}$ | $1024 \times 4$ | TS | 18 | $\begin{aligned} & 60 / 85 \\ & 50 / 70 \\ & 45 / 55 \end{aligned}$ | $\begin{aligned} & 140 \\ & 140 \\ & 140 \end{aligned}$ | D, P, F | 4-25 |
| $\begin{gathered} \text { HM-7681 } \\ \text { HM-7681A } \end{gathered}$ | $1024 \times 8$ | TS | 24 | $\begin{aligned} & 70 / 90 \\ & 50 /- \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, L, F, SD | 4-31 |
| $\begin{gathered} \text { HM-7685 } \\ \text { HM-7685A } \end{gathered}$ | $2048 \times 4$ | TS | 18 | $\begin{aligned} & 70 / 90 \\ & 50 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P | 4-34 |
| $\begin{aligned} & \text { HM-76161 } \\ & \text { HM-76161A } \\ & \text { HM-76161B } \end{aligned}$ | $2048 \times 8$ | TS | 24 | $\begin{aligned} & 60 / 80 \\ & 50 /- \\ & 35 /- \end{aligned}$ | $\begin{aligned} & 180 \\ & 180 \\ & 180 \end{aligned}$ | D, P, L, F, SD | $\begin{aligned} & 4-37 \\ & 4-37 \\ & 4-40 \end{aligned}$ |
| HM-76165 | $4096 \times 4$ | TS | 20 | 60/80 | 170 | D | 4-41 |
| HM-76321 | $4096 \times 8$ | TS | 24 | 65/85 | 190 | D, L | 4-44 |
| $\begin{gathered} \text { HM-76641 } \\ \text { HM-76641A } \end{gathered}$ | $8192 \times 8$ | TS | 24 | $\begin{aligned} & 85 / 100 \\ & 50 /- \end{aligned}$ | $\begin{aligned} & 190 \\ & 190 \end{aligned}$ | D, L | $\begin{aligned} & 4-47 \\ & 4-50 \end{aligned}$ |

(1) $D=$ Ceramic DIP; $P=$ Plastic DIP; L = Leadless Chip Carrier; F = Flatpack; SD $=$ Slimline Ceramic DIP

HPL Functional Index and Selection Guide

| PART NUMBER | ARRAY INPUTS | MATRIX ARCHITECTURE | LOGIC | OUTPUT ENABLE | OUTPUTS | $\begin{aligned} & \text { PROPAGATION } \\ & \text { DELAY } \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ | REGISTER SETUP TIME $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | CLOCK TO OUTPUT TIME $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | PAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HPL-77061 | Twelve Dedicated Six Bidirectional | Programmable AND-Fixed OR | Ten 2-Wide AND-OR (Programmable Output Polarity) | Programmable | Six Bidirectional Four Dedicated | 25 nsec | - | - | 5-4 |
| $\begin{aligned} & \text { HPL-77153 } \\ & \quad / 82 \mathrm{~S} 153 \end{aligned}$ | Eight Dedicated <br> Ten Bidirectional | Programmable AND-Prog. OR | Ten 32-Wide AND-OR <br> (Programmable Output Polarity) | Programmable | Ten Bidirectional | 40 nsec | - | - | 5-6 |
| $\begin{gathered} \text { HPL-77209 } \\ / 16 \mathrm{~L} \end{gathered}$ | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR-INVERT (Active Low Outputs) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{gathered} \text { HPL- } 77210 \\ / 16 R 4 \end{gathered}$ | Eight Dedicated <br> Four Feedback <br> Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | Dedicated Programmable | Four Registered <br> Four Bidirectional | 35 nsec | 35 nsec | 25 nsec | 5-42 |
| $\begin{array}{r} \text { HPL-77211 } \\ \text { /16R6 } \end{array}$ | Eight Dedicated Six Feedback Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | Dedicated Programmable | Six Registered Two Bidirectional | 35 nsec | 35 nsec | 25 nsec | 5-42 |
| $\begin{gathered} \text { HPL-77212 } \\ \text { /16R8 } \end{gathered}$ | Eight Dedicated Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | Dedicated | Eight Registered | - | 35 nsec | 25 nsec | 5-42 |
| $\begin{gathered} \text { HPL-77215 } \\ / 16 \mathrm{H} 8 \end{gathered}$ | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR (Active High Outputs) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{gathered} \text { HPL-77216 } \\ \text { /16P8 } \end{gathered}$ | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR (Programmable Output Polarity) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{array}{r} \text { HPL-77317 } \\ \text { /16LD8 } \end{array}$ | Ten Dedicated <br> Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR-INVERT (Active Low Outputs) | - | Eight Dedicated | 35 nsec | - | - | 5-24 |
| $\begin{gathered} \text { HPL-77318 } \\ / 16 \mathrm{HD8} \end{gathered}$ | Ten Dedicated <br> Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR (Active High Outputs) | - | Eight Dedicated | 35 nsec | - | - | 5-24 |
| $\begin{gathered} \text { HPL-77319 } \\ \text { /16LE8 } \end{gathered}$ | Ten Dedicated Six Fuse Selectable | Programmable AND-Fixed OR | Eight 8-Wide AND-OR-INVERT (Active Low Outputs) | Six Single-Fuse Programmable | Six Fuse Selectable Two Dedicated | 35 nsec | - | - | 5-33 |
| $\begin{gathered} \text { HPL-77320 } \\ \text { /16HE8 } \end{gathered}$ | Ten Dedicated Six Fuse Selectable | Programmable AND-Fixed OR | Eight 8-Wide AND-OR (Active High Outputs) | Six Single-Fuse Programmable | Six Fuse Selectable Two Dedicated | 35 nsec | - | - | 5-33 |

NOTE: All HPL products are available in Ceramic and Plastic DIPs. Please see section 9 (Packaging) of this Data Book.

## Harris Semiconductor Sector Overview

Harris Semiconductor is one of the five management groups of Harris Corporation, a producer of high-technology communication and information processing systems sold in over 160 countries. Four main operations of Harris Semiconductor produce standard and custom semiconductor devices. These operations are:

## ANALOG PRODUCTS DIVISION

Harris is a major force in analog integrated circuitry, offering a broad line of products including: analog-to-digital converters, digital-to-analog converters, switches, multiplexers, voltage references, operational amplifiers, speech processing products, telecommunications filters, and Subscriber Loop Interface Circuits (SLIC).

## DIGITAL PRODUCTS DIVISION

Harris introduced the industry's first bipolar programmable read only memory (PROM) in 1970, and has continued as a leader in the field of bipolar PROMs. Harris offers a complete spectrum of bipolar PROMs from 256 bits to 64 K bits. In 1982, Harris became the first supplier of a new family of programmable logic (HPL) featuring patented on-chip testability. The Harris line includes both programmable array logic and integrated fuse logic architectures.

Harris is a pioneer in developing and producing digital CMOS products including: CMOS RAMs, CMOS PROMs, CMOS microprocessors, CMOS peripherals, CMOS data communications products; and introduced a full line of 80CXX products and peripherals in 1983.

## CUSTOM INTEGRATED CIRCUITS DIVISION

Harris designs, develops and manufactures custom analog, digital bipolar, radiation-hardened, and CMOS circuits for specialized military and commercial applications.

## MICROWAVE SEMICONDUCTOR, INC.

Harris Microwave Semiconductor, Inc., develops and manufactures gallium arsenide transistors, integrated circuits and microwave amplifiers.

## Classification of Literature

| CLASSIFICATION | PRODUCT STAGE | DISCLAIMERS |
| :--- | :--- | :--- |
| Preview <br> DATA <br> SHEET | Formative or <br> Design | This document contains the design specifications <br> for product under development. Specifications <br> may be changed in any manner without notice. |
| Advance <br> Information <br> DATA SHEET | Sampling or <br> Pre-Production | This is advanced information, and specifications <br> are subject to change without notice. |
| Preliminary <br> DATA SHEET | First Production | Supplementary data may be published at a <br> later date. <br> Harris reserves the right to make changes at any- <br> time without notice, in order to improve design <br> and supply the best product possible. |

## I. C. Handling Procedures

Harris IC processes produce circuits more rugged than similar ones. However, no semiconductor is immune from damage resulting from the sudden application of many thousands of volts of static electricity. While the phenomenon of catastrophic failure of devices containing MOS transistors or capacitors is well known, even bipolar circuits can be damaged by static discharge, with altered electrical properties, and diminished reliability with resulting latent problems in the field. None of the common IC internal protection networks operates quickly enough to positively prevent damage.

It is therefore recommended that semiconductor integrated circuits be handled, tested, and installed using standard static control handling procedures consisting of the proper grounding of personnel, work area, and equipment. Parts and sub-assemblies should never be in contact with untreated (i.e., not-antistatic) plastic bags or wrapping materials. Especially high impedance IC inputs wired to a P.C. connector should have a path to ground on the card; placing conductive shunting bars across the PC connector is standard practice.

## Specific Handling Rules

Since the introduction of integrated circuits with MOS structures and high quality (bipolar) junctions, a safe and effective means of handling integrated circuits has been of primary importance. If electrostatic discharge occurs at sufficient magnitude ( 2 kV or more), some damage or degradation will usually occur. It has been found that handling equipment and personnel can generate static potentials well in excess of 10 kV in a low humidity environment; thus, it becomes necessary for additional measures to be implemented to eliminate static. It is evident, therefore, that proper handling procedures or rules should be adopted.

To establish a static controlled environment when handling integrated circuits, the following procedures must be implemented:

- Do not remove product from its protective Faraday cage static shielding bags
(transparent or opaque) unless located at a static controlled work station with the person handling the product always grounded by a static controlled wrist strap. Remember that anti-static shipping tubes do not provide protection against electrostatic fields!
- The static controlled work station must consist of: (a) grounded dissipative covering $105-109$ ohms/square (never use metal as this will cause sudden discharge and a "zap" effect); (b) absence of any plastic objects (e.g., plastic bags, foam coffee cups, polystyrene "snow", etc.) on the bench; if the use of plastic containers and other similar objects is unavoidable, an ioñized airblower must be used to neutralize the objects to eliminate the static field generated by these objects; (c) all equipment must be grounded.
- Ground all personnel handling the product with a static controlled wrist strap which includes a one megohm safety resistor. The latter is required to prevent electroshock injury. Insure that the wrist strap always makes contact to the bare skin (check with an ohmmeter), and if dry skin creates a contact problem, apply a hand lotion to the wrist. Since the wrist strap is the first line of defense against ESD damage, a daily check of the wrist strap is necessary.
- To avoid transient personnel (e.g., visiting supervisor) from inducing damaging electrostatic fields, the presence of an ionized airblower is essential. Transient personnel must never touch product unless also grounded by a wrist strap.
- Wear a conductive jacket/coat consisting of, e.g., $65 \%$ polyester, $34 \%$ cotton, and $1 \%$ stainless steel thread. The latter is essential to block out the electrostatic field generated by the clothing worn underneath. Grounding by means of the wrist strap will not help since clothing does not conduct, and therefore, will not bleed off the static charge.
- Use a static charge meter to insure that work stations and personnel do not generate/carry static charge.
- Keep dual in-line and LCC devices in their anti-static shipping tubes (or conductive foam protected containers if other package styles are used) as long as possible.
- Despite being grounded via the wrist strap, avoid directly touching the leads of the device.
- Always transport product inside a static shielding or non-transparent conductive bag.
- In dealing with automated handling equipment, the belt, chutes or other surfaces should be made of (or covered with) conducting material. If this is not possible, ionized airblowers or nuclear ionized bars may be a good alternative. Definite verification of any of these fixes will always be required.

For further detailed points, please consult Technical Brief $\# 52$, which is available through Harris distribution.

## Definition of Terms

This section will aid in explaining symbols (i.e., acronyms and data sheet parameters) which may be found throughout this data book. Please consult individual data sheets for specific test conditions.

## Acronyms

| a-d | Analog to Digital | JFET | Junction Field Effect Transistor |
| :--- | :--- | :--- | :--- |
| ALS | Advanced Low-Power Schottky | JI | Junction Isolation <br> LLU |
| Arithmetic/Logic Unit | LCC | Leadless Chip Carrier |  |
| AOI | AND/OR Invert | LSI | Large Scale Integration |
| ASCII | American National Standard Code | LSTTL | Low Power Schottky Transistor- |
|  | for Information Intercharge |  | Transistor Logic |
| ATE | Automatic Test Equipment | MOS | Metal Oxide Semiconductor |
| CAD | Computer-Aided Design | $\mu$ P | Microprocessor |
| d-a | Digital to Analog | MPU | Microprocessor Unit |
| DI | Dielectric Isolation | MSI | Medium Scale Integration |
| DIP | Dual In-Line Package | MTBF | Mean Time Between Failure |
| EBCDIC | Extended Binary Coded-Decimal | MTTF | Mean Time to Failure |
|  | Interchange Code | NAND | Inverted AND Gate |
| ECL | Emitter-Coupled Logic | NiCr | Nickel-Chromium |
| EEPROM | Electrically Erasable PROM | OE | Open Emitter |
| EFL | Emitter-Follower Logic | OC | Open Collector |
| EPROM | Erasable Programmable Read | PALTM | Programmable Array Logic |
|  | Only Memory | PLA | Programmable Logic Array |
| ESD | Electrostatic Discharge | PLL | Phase Locked Loop |
| FET | Field-Effect Transistor | POS | Product of Sums |
| FPAD | Field Programmable Address Decoder | PPFY | Post Programming Functional Yield |
| FPLA | Field Programmable Logic Array | PROM | Programmable Read Only Memory |
| FPGA | Field Programmable Gate Array | PT | Product Term |
| FPLS | Field Programmable Logic Sequencer | QPL | Qualified Product Line |
| HELP | Harris Enhanced Language for | ROM | Read Only Memory |
|  | Programmable Logic | R/W | Read/Write |
| HPL | Harris Programmable Logic | SOP | Sum of Products |
| IC | Integrated Circuit | SSI | Small Scale Integration |
| IFL | Integrated Fuse Logic | STL | Schottky Transistor Logic |
| I/O | Input/Output | Three-State |  |
| IPOS | Inverted Product of Sums | TTL | Transistor-Transistor Logic |
| ISOP | Inverted Sum of Products | Voint Army Navy | VLSI |
| JAN | Very Large Scale Integration |  |  |
|  |  | XOR | Exclusive OR Gate |

## Data Sheet Parameters

## PROMs and PROGRAMMABLE LOGIC

Defined below are the symbols for parameters which apply to PROMs and PROGRAMMABLE LOGIC.
$I_{I H}$ - High-level input current. The current into * an input when a high-level voltage is applied to that input.
IIL - Low-level input current. The current into * an input when a low-level voltage is applied to that input.
VIH - High-level input voltage. An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables.
NOTE: A minimum is specified that is

[^0]the least positive value of high-level voltage for which operation of the logic element within specification limits is guaranteed.
VIL - Low-level input voltage. An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables.
NOTE: A maximum is specified that is the most positive value of low-level input voltage for which operation of the logic
element within specification limits is guarantèed.
IOH - High-level output current. The current into * an output with input conditions applied that according to the product specification will establish a high level at the output.
IOL - Low-level output current. The current into * an output with input conditions applied that according to the product specification will establish a low level at the output.
VOH - High-level output voltage. The voltage at an output terminal with input conditions applied that according to the product specification will establish a high level at the output.
VOL - Low-level output voltage. The voltage at an output terminal with input conditions applied that according to the product specification will establish a low level at the output.
IOHE - Output disable current (High). The current into ${ }^{*}$ an output (with a logical
high voltage level applied to the output) when the input conditions are such that, according to the product specification, the output is in the high impedance state.
IOLE - Output disable current (Low). The current into * an output (with a logical low voltage level applied to that output) when the input conditions are such that, according to the product specification, the output is in the high impedance state.
$V_{C L}$ - Input clamp voltage. An input voltage in a region of relatively low differential resistance that serves to limit the input voltage swing.
IOS - Short-circuit output current. The current into * an output when that output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potenial).
ICC - Supply Current. The current into * the $V_{C C}$ supply terminal of an integrated circuit.

## PROMs

Defined below are symbols for parameters which apply to PROMs ONLY.

TAA - is the address (to output) access time of memory devices.
TEA - is the output enable access time of memory devices.
TDA - is the output disable (enable recovery) time of memory devices.
CINA - Input Capacitance, Address Input. The
capacitance between an address input and ground.
CINCE-Input Capacitance, Output Enable Input. The capacitance between an output enable input and ground.
COUT-Output Capacitance. The capacitance between an output pin and ground.

## Programmable Logic

Defined below are the symbols for parameters which apply to PROGRAMMABLE LOGIC ONLY.

IFZH - Output Current, High-Z State. The current into ${ }^{*}$ an output pin when it is the high impedance state and a high-level voltage is applied to that pin.
IFZL - Output Current, High-Z State. The current into ${ }^{*}$ an output pin when it is the high impedance state and a low-level voltage is applied to that pin.
$I_{B Z H}$ - Bidirectional Pin Current, High-Z State. The current into ${ }^{*}$ a bidirectional pin when a high-level voltage is applied to that pin.

IBZL - Bidirectional Pin Current, High-Z State. The current into ${ }^{*}$ a bidirectional pin when a low-level voltage is applied to that pin.
$C_{1}$ - Input Capacitance. The capacitance between an input pin and ground.
$\mathrm{C}_{\mathrm{B}}$ - Bidirectional Pin Capacitance. The capacitance between a bidirectional pin and ground.
$\mathrm{C}_{\mathrm{F}}$ - Output Capacitance. The capacitance between an output pin and ground.

* Current out of a terminal is given as a negative value.


## Timing Symbols for Harris Programmable Logic (HPL)

This data book utilizes a new set of timing specification nomenclature applicable to Harris Programmable Logic (HPL). This new format is derived from an IEEE and JEDEC supported standard for semiconductor memories. It is intended to clarify the symbols, abbreviations
and definitions, and to make all memory data sheets consistent. We believe that once acclimated, you will find this standard format easy to read and use.

## Timing Parameter Abbreviations

All timing abbreviations use upper case characters with no subscripts. The initial character is always T and is followed by four descriptors. ** These characters specify two signal points arranged in a "from to" sequence that defines a timing interval. The two descriptors for each signal point specify the signal name and the signal transitions. Thus, the format is:


Signal Definitions:
A = Address
$D=$ Data $\ln$
Q = Data Out
E = Chip Enable
S = Chip Select
G = Output Enable

## Transition Definitions:

$\mathrm{H}=$ Transition to High
$L=$ Transition to Low
$\mathrm{V}=$ Transition to Valid
X = Transition to Invalid or Don't Care
$Z=$ Transition to Off (High Impedance)
** NOTE: It is possible that four descriptors may not exclusively define all possible timing parameters. In this case, it is acceptable to add an extra descriptor (i.e., 1 or 2 ) to the end of the symbol.

## Examples:

A) TDVQH1 - Propagation Delay - Input or I/O to Active High Output

B) TCHDX - Data Hold Time


## Timing Limits

The table of timing values on each data sheet shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address set up time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

## Waveforms

| WAVEFORM SYMBOL | INPUT | OUTPUT |
| :---: | :---: | :---: |
|  | MUST BE VALID | WILL BE VALID |
| $1 \pi / 1 / 1 / 17$ | CHANGE <br> FROM H TO L | WILL CHANGE FROM HTOL |
| $\triangle 7 / 7171711$ | CHANGE <br> FROM LTO H | WILL CHANGE FROM LTOH |
| ) | DON'T CARE: <br> ANY CHANGE PERMITTED | CHANGING: STATE UNKNOWN |
|  | - | HIGH <br> IMPEDANCE |

Quad Power Strobe (HD-6600)
Defined below are the symbols for parameters which apply to the QUAD POWER STROBE ONLY.

| IIR | High-level input current. The current | $\mathrm{t}_{\text {on }}$ - |  |
| :---: | :---: | :---: | :---: |
|  | into * an input when a high-level voltage | $t_{\text {off }}-$ | Turn Off Delay. Rise Time |
| IIF |  | $\mathrm{tf}_{\text {- }}$ | Fall Time. |
|  | into * an input when a low-level voltage |  |  |

* Current out of a terminal is given as a negative value.


## Monolithic Diode Matrices (HM-0XXX)

Defined below are the symbols for parameters which apply to the MONOLITHIC DIODE MATRICES ONLY.

VF - Foward Voltage.
BVR - Reverse Breakdown Voltage.
$\mathrm{t}_{\mathrm{rr}}$ - Reverse Recovery Time.
CC - Crosspoint Capacitance.2-3

# Bipolar Alpha-Numeric Index 

PART NUMBER
HD-6600
HM-0104
HM-0168
HM-0186
HM-0198
HM-0410
HM-7602/03
HM-7610/11
HM-7610A/11A
HM-7610B/11B
HM-7620/21
HM-7620A/21A
HM-7620B/21B
HM-7640/41
HM-7640A/41A
HM-7649
HM-7649A
HM-7642/43
HM-7642A/43A
HM-7642B/43B
HM-7681
HM-7681A
HM-7685
HM-7685A
HM-76161
HM-76161A
HM-76161B
HM-76165
HM-76321
HM-76641
HM-76641A
JAN-0512
HPL-77061
HPL-77153/82S153
HPL-77209/16L8
HPL-77210/16R4
HPL-77211/16R6
HPL-77212/16R8
HPL-77215/16H8
HPL-77216/16P8
HPL-77317/16LD8
HPL-77318/16HD8
HPL-77319/16LE8
HPL-77320/16HE8
M38510/20701BEB
M38510/20702BEB
M38510/20101BJB
M38510/20301BEB
M38510/20302BEB M38510/20401BEB M38510/20402BEB M38510/20801BJB M38510/20802BJB M38510/20601BVB M38510/20602BVB M38510/20904BJB M38510/20902BVB M38510/21002BJB

## DESCRIPTION

Quad Power Strobe
$10 \times 4$ Diode Matrix
$6 \times 8$ Diode Matrix
$8 \times 6$ Diode Matrix
$9 \times 8$ Diode Matrix
$4 \times 10$ Diode Matrix
$32 \times 8$ Bit Generic PROM
$256 \times 4$ Bit Generic PROM
$256 \times 4$ Bit High Speed Generic PROM
$256 \times 4$ Bit Very High Speed Generic PROM
$512 \times 4$ Bit Generic PROM
$512 \times 4$ Bit High Speed Generic PROM
$512 \times 4$ Bit Very High Speed Generic PROM
$512 \times 8$ Bit Generic PROM (24-Pin)
$512 \times 8$ Bit High Speed Generic PROM (24-Pin)
$512 \times 8$ Bit Generic PROM (20-Pin)
$512 \times 8$ Bit High Speed Generic PROM (20-Pin)
$1024 \times 4$ Bit Generic PROM
$1024 \times 4$ Bit High Speed Generic PROM
$1024 \times 4$ Bit Very High Speed Generic PROM
$1024 \times 8$ Bit Generic PROM
$1024 \times 8$ Bit High Speed Generic PROM
$2048 \times 4$ Bit Generic PROM
$2048 \times 4$ Bit High Speed Generic PROM
$2048 \times 8$ Bit Generic PROM
$2048 \times 8$ Bit High Speed Generic PROM
$2048 \times 8$ Bit Very High Speed Generic PROM
$4096 \times 4$ Bit Generic PROM
$4096 \times 8$ Bit Generic PROM
$8192 \times 8$ Bit Generic PROM
$8192 \times 8$ Bit High Speed Generic PROM
$64 \times 8$ HPROM
24-Pin Field Programmable Address Decoder
20-Pin Field Programmable Logic Array
20-Pin Field Programmable Array Logic (Active Low Outputs)
20-Pin Field Programmable Array Logic (Four Registered Outputs)
20-Pin Field Programmable Array Logic (Six Registered Outputs)
20-Pin Field Programmable Array Logic (Eight Registered Outputs)
20-Pin Field Programmable Array Logic (Active High Outputs)
20-Pin Field Programmable Array Logic (Programmable Output Polarity)
20-Pin Field Programmable Array Logic (Active Low Dedicated Outputs)
20-Pin Field Programmable Array Logic (Active High Dedicated Outputs)
20-Pin Field Programmable Array Logic (Enhanced HPL--77317/16LD8)
20-Pin Field Programmable Array Logic (Enhanced HPL-77318/16HD8)
$32 \times 8$ Open Collector QPL1 PROM
$32 \times 8$ Three State QPL1 PROM
$64 \times 8$ Open Collector QPL1 PROM
$256 \times 4$ Open Collector QPL1 PROM
$256 \times 4$ Three State OPL1 PROM
$512 \times 4$ Open Collector QPL1 PROM
$512 \times 4$ Three State OPL1 PROM
$512 \times 8$ Open Collector QPL1 PROM
$512 \times 8$ Three State QPL1 PROM
$1024 \times 4$ Open Collector QPL1 PROM
$1024 \times 4$ Three State QPL1 PROM
$1024 \times 8$ Three State QPL1 PROM
$2048 \times 4$ Three State QPL1 PROM
$2048 \times 8$ Three State QPL1 PROM

## Product Code



* All products may not be available in all package, performance grade, and temperature options. Please consult the factory or your local Harris representative.


## HARRIS DASH 8 PROGRAM

The Harris Dash 8 Program is designed to provide products screened to meet the needs of high rel users. The Dash 8 Program provides users with a cost savings by using a standard processing flow and allows for "off the shelf" delivery. Harris Dash 8 products are available worldwide from authorized distributors. For additional information on the Dash 8 processing flow, see Section 7 of this catalog, Hi-Rel.

## JAN QUALIFIED PRODUCTS

JAN qualified products offer high rel users the highest level of quality and reliability available in a standard product. All Harris JAN qualified products are manufactured and tested in a government certified facility to MIL-M-38510, and applicable device slash sheet specifications. Quality conformance testing per Method 5005 for Group A, B, C and D, is completed on JAN qualified products prior to shipment. The use of a standard process flow in place of a custom flow, allows for cost savings and "off the shelf" delivery. The Harris nomenclature for JAN qualified devices is the same as the slash sheet number; e.g., MIL-M38510/20602BVB, is Harris Part Number 20602BVB. JAN qualified devices are available from authorized distributors.

## SPECIAL ORDERS

Should a user need additional electrical or reliability screening not available in the standard products, Dash 8 program, or JAN qualified products, a special order may be requested. A request for quotation and a complete device specification or Source Control Drawing should be submitted through the local Harris sales office or sales representative.

Harris reserves the right to decline a quote or to request modification to special screening requirements.

Introduction
3-2
Quality Control
3-2
Quality Assurance 3-4

Reliability
3-4

## AQL/AOO Terminology 3-8

Fusing Mechanism of Nickel-Chromium Fusible Links ..... $3-8$
Microscopic Observations of Fuses ..... 3-20
Burn-in Circuit Diagrams ..... 3-25

## Harris Quality \& Reliability

## Introduction

The Product Assurance Department at Harris Semiconductor Products Group is responsible for assuring that the quality and reliability of all products shipped to customers meet their requirements. During all phases of product fabrication, there are many independent visual and electrical checks performed by Product Assurance personnel.

Prior to shipment, a final inspection is performed at Quality Assurance Plant Clearance to insure that all requirements of the purchase order and customer specifications are met.

The following military documents provide the foundation for HARRIS Product Assurance Program.

```
MIL-M-38510D
MIL-Q-9858A
MIL-STD-883B
NASA Publication 200-3
MIL-C-45662A
MIL-I-4508A
```

"General Specification of Microcircuits"
"Quality Program Requirements"
"Test Methods and Procedures for Microelectronics"
"Inspection System Provisions"
"Calibration System Requirements"
"Inspection System Requirements"

The Harris Semiconductor Reliability and Quality Manual, which is available upon request, describes the total function and policies of the organization to assure product reliability and quality. All customers are encouraged to visit the Harris Semiconductor facilities and survey the deployment of the Product Assurance function.

## Quality Control

The Quality Control Department consists of Process Control with Chemical Mix as an available supporting service.

Process Quality Control is responsible for quality engineering and controls in the wafer processing modules, assembly, mask and materials production areas, and electrical wafer probe.

The primary responsibilities of Process Quality Control are:
a. To establish and maintain effective controls for monitoring manufacturing processes and equipment;
b. to provide rapid feedback of information concerning the state of control;
c. to initiate, design, and develop statistically controlled experiments to further improve product reliability and quality levels.

Statistical control charts on processes and operating procedures are used in the manufacturing areas and in the evaluation of process and product parameters utilized to qualify new processes.

When necessary, fixed gate inspections are permanently employed to assure specified quality levels.

On a regular basis, process audits are performed to verify conformance to operating procedures.

Statistical control charts are maintained on processes and workmanship for all phases of assembly and environmental testing.

## PROCESS CONTROL

WAFER FABRICATION - GENERAL PROCESS FLOW

INCOMING MATERIALS
(SILICON, CHEMICALS, GASES,
 DOPANTS, PIECE PARTS)

RUN SETUP/MATERIALS PREP.


OXIDATION DIFFUSION, IMPLANT


PHOTORESIST/ETCH


THIN FILM (RESISTORS, INTERCONNECTS)


PASSIVATION/GLASSIVATION (SILOX, DOPED SILICON)


WAFER/DIE
FINALINSPECTION


PROBE


WAFER SAW/BREAK


PRODUCTION
(P) PRODUCTION INSPECTION

0 QUALITY CONTROL LOT ACCEPTANCE
Q. QUALITY CONTROL MONITOR/AUDIT

## Quality Assurance

The primary responsibility of the Quality Assurance Department is to assure that all delivered products meet the rigid standard of reliability and quality of Harris Semiconductor Products Group. The Quality Assurance department is responsible for process control and product quality from product test to shipment. Random sampling of products at specified points and intervals is used to ensure quality. This includes performance and analysis of sample electrical testing (Group A) and environmental and life testing (Groups B, C and D). In addition, mechanical and visual inspections specified by the Quality Assurance Test Plans, as well as customer and military specifications are performed. The random selection and distribution of samples, the routing of devices through specified testing and adherence to inspection programs are controlled and implemented by Quality Assurance.

All packaged microcircuits are marked by a code indicating the date the lot was sealed. This code provides product traceability and meets customer date coding requirements. Traceability is maintained through lot acceptance, testing and shipment to the customer.

## Reliability

The primary responsibility of the Reliability Department is to assure that high and consistent reliability prevails among product produced. The Reliability Department establishes, defines and maintains evaluation programs to determine both product and process reliability, to monitor failure rates and to maintain them within specified limits.

The Reliability Department assists Research and Development and Product Engineering as each new product type is designed, developed, and transferred to manufacturing. Formal and progressive concept, design, and layout reviews are held at scheduled dates during product development.

Throughout the process, reliability based ground rules are invoked to ensure that guidelines for a reliable product are met.

During product development, the Reliability Department defines critical processes requiring stand-alone new technology qualification. Formal transfer of new products from preproduction to manufacturing cannot be authorized until all Quality Control procedures are written, critical processes defined and evaluated, and preliminary product qualifications performed by Reliability. This is required as an essential input to each new product internal specification.

Product reliability standards are established by the evaluation of all products through life tests, stress tests, and process capability studies. Comparisons of test results with general industry performance, requirements of the marketplace and product concept goals form the baseline for product reliability.

The evaluation of new products and the resultant reliability estimates begin in the new product development cycle. All products are evaluated for process compatibility in the initial design stages. Test pattern drop-ins, expanded contact devices and actual devices are produced and evaluated through a series of accelerated stress tests. Results for known processes and accepted standards are compared to specific data for the new product.

In the Failure Analysis Laboratory, failures are analyzed and identified failure modes are utilized to precipitate corrective action.

All products are subjected to elevated temperature operation life tests. Based on the review of these results with appropriate engineering groups, recommendations are made to:
a. take corrective action in design, processing or screening, verify that the implemented corrective action has solved the problem;
b. authorize the transfer of product to Manufacturing.

The completion of new product development and the initiation of volume production does not take place until the Reliability Department has granted full qualification. This is done only on the successful completion of life test of devices from a standard production flow. This results in the identification of critical screens and process controls to ensure consistent high product performance capable of meeting the specified reliability objectives.

It is the responsibility of the Reliability Department to initiate continuing evaluations of reliability (add-on) during the volume production phase. These tests are performed to verify the conclusions reached during product development, to provide additional reliability data and to recommend process improvements to further improve product reliability.

## RELIABILITY PROCEDURES

Harris Semiconductor Products Group employs a comprehensive approach to reliability evaluation to ensure that reliability is designed and built into all products. This approach is referred to as the Reliability Evaluation Procedures and outlines the basic guidelines for evaluation of the total inherent reliability capability of all products types. The Reliability Evaluation Procedures are applied as an overlay during the early product development phase, subsequent prove-in via preproduction and final maturity in the manufacturing of all new product types. They also provide guidelines for evaluation of new process technologies deployed in all applicable products. The Reliability Evaluation Procedures also encompass a package qualification procedure, and the "Add-on" program which is a quarterly reliability monitor of all process groups. These documents are available upon request. The following test matrix (Table 1) outlines the minimum requirements necessary for product qualification.

|  | DESIGN PACKAGE PROCESS |  | NEW NEW NEW | NEW NEW EST. | $\begin{aligned} & \text { NEW } \\ & \text { EXIST } \\ & \text { NEW } \end{aligned}$ | NEW EXIST EST. | $\begin{gathered} \text { EXIST } \\ \text { NEW } \\ \text { NEW } \end{gathered}$ | EXIST NEW EST | $\begin{aligned} & \text { EXIST } \\ & \text { EXIST } \\ & \text { NEW } \end{aligned}$ | $\begin{aligned} & \text { EXIST } \\ & \text { EXIST } \\ & \text { EST. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Abuse Tests | 20 Units |  | $x$ | x | X | X | $x$ |  | X | X |
| Max. Ratings | 20 Units | No failures | X |  | x | X | x |  | X | $\times$ |
| 85/85 or Autoclave | 50 Units | No failures | X | X | X |  | $x$ | X | $x$ |  |
| Constr. Analysis | 5 Units | No failures | X | x | X | X | X | X | X | X |
| Centrifuge | 50 Units | No failures | X | X |  |  | X | X |  |  |
| Elec. Characteristics | 20 Units | No failures | X | X | X | X | X |  | X | X |
| ESD Immunity | 20 Units | No failures | X | X | X | $x$ | $x$ |  | x | X |
| Figure Test | 20 Units | No failures | X | X | X | X | x |  | X |  |
| HTOL Sample Groups |  |  | $\begin{gathered} 200 \\ (\min ) \end{gathered}$ | $\begin{gathered} 200 \\ (\mathrm{~min}) \end{gathered}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\min ) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\min ) \end{aligned}$ |
| Latch-up | 20 Units | No failures | $x$ | $\times$ | X | $\times$ | $x$ |  |  |  |
| Lead Integrity | 20 Units | No failures | X | X |  |  | X | X | X | X |
| Mech. Characteristics | 20 Units | No failures | X | X |  |  | X | X |  |  |
| Mechanical Shock | 50 Units | No failures | X | $x$ |  |  | $x$ | $x$ |  |  |
| Moisture Resist | 50 Units | No failures | $x$ | $x$ |  |  | $x$ | $x$ |  |  |
| Oja/日jc | 20 Units |  | $x$ | x |  |  | $x$ | X |  |  |
| Solvent Resistance | 4 Units | No failures | $x$ | $x$ |  |  | $x$ | $x$ |  |  |
| Solderability | 20 Units | No failures | x | $x$ |  |  | $x$ | $\times$ |  |  |
| Temperature Cycling | 50 Units | No failures | $x$ | x |  |  | x | x |  |  |
| Thermal Shock | 50 Units | No failures | x | x |  |  | X | $x$ |  |  |
| Vibration | 50 Units | No failures | X | X |  |  | X | X |  |  |

The Harris bipolar product line has had a continual evolution of new and enhanced processes based on junction isolation ( JI ) technology. From the gold doped process that produced the industry's first bipolar PROM (the HPROM-0512), to the current shallow diffused, duallevel metal Jl process which utilized advanced ground rules, there has been an on-going effort to increase performance, density and reliability. Table II is a summary of recent reliability data taken on the various bipolar processes. Table III lists the activation energies of the most common defects associated with bipolar products. Table IV gives a breakdown of field returns by failure mechanism.

At Harris, accelerated life tests are utilized to estimate the field failure rate of our product. A typical life test consists of 200 devices tested at $+125^{\circ} \mathrm{C}$ to $+150{ }^{\circ} \mathrm{C}$ ambient, dynamic or static operation, 5.5 V to 6.5 V , for 1000 hours. All failures are carefully analyzed to determine the failure mechanism and associated activation energy ( $E_{A}$ ) utilizing the Arrehnius equation derating factors back to +550 C ambient, 5.5 volts of operation are determined.

Derating factor $=D . F_{1}=e-\left(\frac{E A}{K}\right)\left(\frac{1}{T_{2}}-\frac{1}{T_{1}}\right)$ where

$$
\begin{aligned}
\mathrm{E}_{\mathrm{A}}= & \text { Activation Energy } \\
\mathrm{K}= & \text { Boltzman's Constant } \\
\mathrm{T}_{2}= & \text { Life Test Junction Temp. } \\
\mathrm{T}_{1}= & \text { Junction Temp. at }+550 \mathrm{C} \\
& \text { Ambient }
\end{aligned}
$$

Projected field failure rates are calculated at $60 \%$ and $95 \%$ confidence levels. This means that either $60 \%$ or $95 \%$ of the product will meet or exceed the reliability demonstrated in the test. We also ensure that the failure rate is decreasing with time to prevent any wearout mechanism from reaching our customers.

TABLE II. SUMMARY OF BIPOLAR RELIABILITY DATA

| PROCESS TYPE | NO. OF DEVICES | DEVICE <br> HOURS $\left(+125^{\circ} \mathrm{C}\right)$ | NO. OF FAILURES | $\begin{aligned} & \mathrm{E}_{A} \\ & (\mathrm{eV}) \end{aligned}$ | FAILURE RATE (\%/K HOURS)$\mathrm{T}_{\mathbf{A}}=55^{\circ} \mathrm{C}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | OBSERVED | 60\% CONFIDENCE | 95\% CONFIDENCE |
| PROM |  |  |  |  |  |  |  |
| Gold Doped Junction Isolation | 616 | 616,000 | 2 | 0.7 | 0.0078 | 0.0115 | 0.234 |
| Junction Isolation, Schottky Diode, Deep Diffused, Single Level Metal | 2,740 | 2,740,000 | 2 2 | $\begin{aligned} & 0.7 \\ & 0.8 \end{aligned}$ | 0.0037 | 0.005 | 0.0012 |
| Junction Isolated, Schottky Diode, Shallow Diffused, Double Level Metal | 2,785 | 11,242,220 | 5 2 5 | $\begin{aligned} & 0.5 \\ & 0.7 \\ & 0.8 \\ & \hline \end{aligned}$ | 0.0051 | 0.0064 | 0.0113 |
| Junction Isolated, Schottky Diode, Shallow Diffused, Double Level Metal, Adv. Ground Rules | 546 | 16,178,780 | 2 1 5 | $\begin{aligned} & 0.5 \\ & 0.6 \\ & 0.8 \end{aligned}$ | 0.0177 | 0.0261 | 0.0544 |
| $\begin{aligned} & \text { PROGRAMMABLE } \\ & \hline \text { LOGIC } \\ & \hline \text { Junction Isolated, } \\ & \text { Shallow Diffused, } \\ & \text { Double Level Metal } \end{aligned}$ | 273 | 1,987,509 | 3 | 0.5 | 0.0120 | 0.0170 | 0.0320 |
| POWER STROBE \& DIODE MATRICES <br> Dielectric Isolation | 150 | 105,745 | 0 |  | N/A | 0.0061 | 0.020 |

TABLE III. BIPOLAR PRODUCTS - ACTIVATION ENERGY

| FAILURE |  |
| :--- | :---: |
| MECHANISM | ACTIVATION <br> ENERGY <br> EA |
| Oxide Defects | 0.5 eV |
| Defective Apertures | 0.6 eV |
| Photoresist Flaws | 0.7 eV |
| Assembly Defects | 0.8 eV |

TABLE IV. FIELD RETURNS BY FAILURE MECHANISM


NOTE: Returned units are less than $1 \%$ of the total shipped.

## AOL/AOQ Terminology

AQL SAMPLING PLAN: An AQL (Acceptable Quality Level) Sampling Plan is determined by knowing the lot size and specifying the AQL (expressed as percent defective and typically considered as an acceptable process average). A unique sample size and accept number is determined by these facts. Given a lot size and sampling to an AQL of $0.4 \%$, for example, means that over time, lots $0.4 \%$ defective will be accepted " $95 \%$ " of the time. (The quotes denote that this number varies around $95 \%$ ). Relating this to confidence levels means that a producer has a $95 \%$ confidence level that lots $0.4 \%$ defective or better will be accepted.
Note that sampling to a $0.4 \%$ AQL does not guarantee any percent defective in a lot. A 5,000 piece lot sampled to a $0.4 \%$ AQL (ss $=200$, accept $\#=2$ ) could contain 1,000 rejects (percent defective $=$ 20) and still theoretically pass the sampling. An AQL sampling does not guarantee any specified lot acceptance rate - this is totally determined by the lot quality.

PRODUCER'S RISK ( $\boldsymbol{\alpha}$ ): This is the probability that a lot with an acceptable quality level (AQL) will be rejected. In our above example, $0.4 \%$ defective material has a " $95 \%$ " probability of acceptance; therefore, a " $5 \%$ " probability of rejection. The " $5 \%$ " is the producer's risk.

LTPD SAMPLING PLAN: An LTPD (Lot Tolerance Percent Defective) Sampling Plan assumes a statistically large lot size and is determined by specifying an LTPD (expressed as percent defective), and and accept number. A given LTPD requires an increasing sample size as the accept number increases. The LTPD, for example $2.0 \%$, means that a lot sampled to this LTPD (specify accept number to get unique sample size), will be accepted only $10 \%$ of the time if the lot quality is $2.0 \%$ defective. The LTPD is sometimes referred to as the unacceptable quality level. Once again, sampling to a specified LTPD does not quarantee any specified lot acceptance rate - this is determined by the lot quality.

CONSUMER'S RISK $(\beta)$ : This is the probability that a lot with an unacceptable quality level (LTPD) would be accepted. In our above example, the consumer's risk is $10 \%$ because a product $2 \%$ defective (considered bad) has a $10 \%$ chance of passing the LTPD sampling plan.
AQL \& LTPD are obviously related. A specified sampling plan (sample size \& accept \#) defines an AQL \& LTPD if we set these values at $95 \%$ and $10 \%$ probability of acceptance. You cannot identify an AQL sampling plan \& force it through a specified LTPD. The AQL sampling plan mathematically gives an LTPD.

AOQ: AOO (Average Outgoing Quality) is expressed as a percent, or more commonly, parts per million (ppm, 1\% = 10,000 ppm).
AOO calculations assume that rejected lots are $100 \%$ screened with defective units replaced by good units; thus improving AOO.
Because of the above procedure, the lowest AOO is obtained when lots are perfect or totally defective (because of $100 \%$ screening and replacing bad with good). An AOO curve lists incoming quality on the X -axis and AOO on the Y -axis. The curve starts at $0 \% \mathrm{AOO}$ for $0 \%$ incoming quality and ends at $0 \%$ AOQ for $100 \%$ defective incoming quality.
The statistical calculations for AOO involve lot size, sample size and the percent defective incoming. This will yield an AOO point on the above mentioned curve. It should, therefore, be noted that by specifying sampling plan and knowing the incoming percent defective, an AOO is determined.
However, because of some slight deviations to the rescreening procedure and to simplify calculations, many companies have elected to determine AOO merely by investigating lot history. The total percent defective in all samples is multiplied by the percent of lots accepted.

AOOL: AOOL (Average Outgoing Quality Limit) is the maximum (worse or limit) of the AOQ's determined from our sampling plan. It is the maximum point on our AOO curve. Sampling plans can be based on AOOL. Sampling to a $0.8 \%$ AOOL means that the AOO will be no greater than $0.8 \%$ defective. Specifying the AQL sampling plan or an LTPD sampling plan (sample size and accept \#) will mathematically yield the AOOL.

## Fusing Mechanism of Nickel-Chromium Thin Film Links

Nickel-chromium fusible link programmable read-only memories, (PROMs) have been developed and utilized since their inception during the early 1970 's ${ }^{1}$. The physical mechanism of fusing these links has been generally described as melting ${ }^{2}$, but only with the advent of a successful transmission electron microscopy technique ${ }^{3}$, has detailed information on the structure of the programmed fuse gap become available. These observations, coupled with electrical and thermodynamic characterization of the fusing event, have led to a clearer understanding of this phenomenon with concurrent definition of programming conditions for reliable operation of programmed PROMs.

Fundamental to the mechanism of NiCr fusing are those physical properties that make it an excellent resistor material from processing, design and applications perspective. It is no accident of history that NiCr is widely used for resistors on solid state devices.

To begin with, NiCr is a resistive material comprised of two transition metals-nickel and chromium. In transition metals, the outer electron shells contain only one or two electrons and some of the conduction electrons must come from inner shells. The inner shell conduction electrons are shielded by the outer shell resulting in a high scattering and trapping site density. Thus, transition metals are inherently less conductive than normal metals ${ }^{4}$. In the case of NiCr , an alloy effect ${ }^{4}$ occurs to further enhance electron scattering. The result is that the resistance of the alloy is much higher than the arithmetic average of its two components ${ }^{5}$ as illustrated in Figure 1**.

The resistivity of NiCr makes it well suited for small geometry thin film resistors that are size compatible with high density fuse design requirements. Due to its high resistivity the thickness of NiCr that is necessary to achieve a typical fuse resistance of 200 ohms is an advantageous property for a fuse, as will be described later. There is also the elimination of step coverage problems where the metallization (aluminum) contacts the NiCr .

A consequence of the extensive electron scattering in NiCr is a short mean free path of the conduction electrons. For example, the mean free path in gold is $380 \AA^{6}$ compared to an estimated $40 \AA$ for NiCr. As a consequence, films greater than $100 \AA$ thick have bulk resistivity properties (i.e., surface effects are not dominant). As Figure 2 shows, surface scattering effects which reduce conduction are absent by the time the resistor film is greater than $100 \AA^{7}$ in thickness. The practical ramification of this property is reproducibility in the fabrication process. Because there is no dependence on surface effects to achieve the desired sheet resistivity, thin film resistors may be produced with excellent tolerance and stability ${ }^{8}$.
The short mean free path is also relevant to describing the fusing mechanism, discussed in the Mass Transport Models section.
NiCr is a material that forms a self-limiting oxide skin. That is, the oxide of NiCr is known to be a coherent spinel ${ }^{9,10}$, see Figure 3. It is postulated that in the course of processing NiCr resistors, this thin spinel sheath will form around the NiCr to a thickness of $\Delta 20 \AA$. This sheath serves to stabilize the resistors and is partly responsible for the excellent thermal stability of NiCr 11 . This spinel may also be a factor in the fusing phenomenon.

## MICROSTRUCTURE OF A PROGRAMMED NICKEL-CHROMIUM FUSE

The technique of using transmission electron microscopy (TEM) to examine programmed fuse gaps was developed by Dr. Kinsey Jones at C.S. Draper Labs ${ }^{3,12}$. It is the only technique which mutually satisfies the requirements of sufficient resolution to analyze the gap and not destroy in sample preparation the structure to be analyzed. It is this latter point that has severely limited the utility of the scanning electron microscope (SEM) in endeavors to analyze programmed NiCr fuses. In depassivating devices, necessary with the SEM, microstructural details of the fuse gap are destroyed. Many interpretations of the fusing phenomenon based on SEM results have been erroneous or misleading because what was seen was an artifact of sample preparation.
Figure 4 illustrates schematically the utilization of transmission electron microscopy for fuse gap analysis. Of course, besides direct structure observation, composition of various phases may be ascertained by electron probing.
The microstructure of a programmed fuse gap in a PROM circuit via TEM is shown in Figure 5. The relevance of those programming conditions will be discussed further in following sections, but Figure 5 is representative of the gap created in a NiCr fuse under programming power conditions specified ${ }^{13}$ for PROMs.

The TEM micro photograph indicates the elemental distribution found by microprobing. The following observations are made:
a. The visual appearance indicates that the neck of the fuse was in the molten state during programming.
b. Mass transport of the nickel and chromium from the gap region has occurred.
c. There is asymmetry to the melted NiCr distribution. That is, there is more densified Nickel-chromium on what was the cathode (negative) side of the fuse which suggests the molten NiCr moved in a direction opposite to electron flow during programming.
d. The gray phase (region C) of the gap which comprises the insulative separation of the two sides of the fuse is devoid of nickel and composed of oxides of silicon and chromium ${ }^{14}$. The typical separation is $0.6-1.0$ microns. The resistance across the gap is $>10$ megohms and it will not break down, electrically or structurally to voltages in excess of 100 volts.
e. The white spots, dark spots and filaments are described by the fluid dynamics of a disintegrating liquid sheet ${ }^{12}$. Briefly, that model describes how minute discontinuities in a liquid sheet perturbate into larger holes, and finally into droplets and filaments because of surface tension effects. The structure looks similar to a 'frozen splash".

## MASS TRANSPORT MODELS

In the previous section, it has been demonstrated that programmed NiCr fuses melt and that mass transport takes place. But what is the mechanism, the driving force for mass transport? Table 1 lists the possibilities.
Table 1
(1) Electromigration (Huntington \& Grone ${ }^{15}$ ): Mass flux occurs under the influence of high current flow because electron collisions with atoms of the conducting medium provide a net motion vector in the direction of electron flow.
(2) Thermal gradient (Soret 16 ): In the presence of a thermal differential, material will diffuse from the high temperature to the low temperature region:
(3) Concentration gradient (Fick 17 ): In an imbalanced distribution of concentration, mass will diffuse from regions of higher concentration to lower concentration.
(4) Field enhanced ionic mobility (Eyring and Jost 18): Molten metals will ionize, lose electrons and become cations. In the presence of an electric field, they will be driven towards the cathode.

Considering each possible mechanism in turn:
(1) Electromigration - On the surface, this seems a most logical explanation for programming. It is known that the current densities in a fuse neck at programming are very high ( $\sim 5 \times 10^{7} \mathrm{amps} / \mathrm{cm}^{2}$ ), and it could be postulated that this electron flux sweeps the nickel and chromium from the gap. But empirical data and theoretical considerations show this not to be the case.
a. TEM of the fuse gap indicates the molten NiCr has moved in a direction opposite to electron flow.
b. Theoretical calculations of the kinetic energy of conduction electrons in NiCr demonstrate that because the mean free path is short and the lattice binding energy is high (transition metals typically have high melting points), the electrons have insufficient energy to impart the mobility to the nickel and chromium atoms necessary for electromigration in the direction of electron flow.

However, general treatments of electromigration theory 15,24 identify two forces acting on atoms of the conducting medium. One is the aforementioned electron momentum ('electron wind") in the direction of electron flow. The other is the electrostatic force from the applied electric field that causes ions of the conducting material to move opposite to the direction of electron flow. See mechanism (4).

Obviously, the joule heating that leads to melting the fuse is coming from electron interaction with the NiCr film. There is no incongruity with the fact that this is not leading to electromigration such as observed in aluminum. Because the mean free path is short, the energy exchanged per collision is small. But because electron scattering is a dominant factor in resistive materials, the frequency of collisions is high. Thus, thermal energy (lattice vibration) is added to the metal atoms. The electron collisions increase the amplitude of the atomic vibration and increase the temperature. This is why NiCr is an efficient material for converting electrical energy into thermal energy (toaster effect).
(2) Thermal Gradient - From an analysis of heat flow in a fuse, it has been shown (see the Transient Heat Flow Analysis section), Figure 6, that the temperature profile across a fuse neck is flat. The gradient occurs at the neck-to-fuse body interface. But the programmed gap occurs in a region where there is no temperature gradient. Further, this model would predict a symmetric distribution of mass, post-programming which is not observed. Temperature gradient does not cause the mass transport.
(3) Concentration Gradient - It has been shown in unprogrammed fuses that no concentration gradient exists. Laterally in the fuse film this is borne out by the TEM/ probe analysis. That is, no nickel or chromium concentration variations are observed across an unprogrammed fuse. Vertically (distribution of nickel, chromium through a cross section of the resistor) it has been shown 20 , from sputter etching Auger analysis that the nickel and chromium are distributed uniformly through the film (no concentration layering effects).
Because there is no concentration gradient initially, this is ruled out as a starting mechanism for fusing.
(4) Field Enhanced Ionic Mobility - Eyring and Jost 18 have observed that liquids have a fixed ratio between their energy as a liquid and the energy required for vaporization; see Figure 7. Stated simply, the principal is, the more cohesive the liquid, the more energy is required to transform it to the gaseous phase, and the ratio is a constant. This rule held for all types of liquids (gases, solvents, organics, etc.) except metals. But by accounting for ionization of molten metals and the subsequent reduction in atomic radii, see Table II, they found that metals obeyed the liquid:gas constant energy ratio. In other words, molten metals are ionic.

It follows then that these positive ions (they have given up outer shell electrons) will move in the presence of an electric field (from the programming pulse) toward the negative terminal, opposite to the direction of electron flow. This is consistent with the TEM observations and with some investigations of electromigration. For example, Wever 25 observed in copper above $950^{\circ} \mathrm{C}$, that mass flux was toward the cathode.

In summary, NiCr fuses program as follows: A programming pulse of sufficient power is applied across the fuse. Power dissipation in the fuse neck heats this region into the molten state and the nickel and chromium atoms become ionized. They move toward the negative side of the fuse and the liquid film begins to disintegrate. The film becomes electrically discontinuous and rapidly returns to the solid state, the final structure resembling a frozen splash described by fluid dynamics. The fuse gap consists of insulative oxides of silicon and chrome, with resistance $>10$ megohms.
Footnote: Arguments have also been advanced that oxidation is the mechanism of fusing 19. If this were so, the probe data, which discerns elemental presence, would not show nickel and chromium depletion in the gap region, i. e., mass transport, per se, would not have occurred. Because the TEM data clearly indicates mass transport, attention is focused here on identifying the driving force for that mass transport.

## TRANSIENT HEAT FLOW ANALYSIS

The previous discussions dealt with the fusing event postfacto, describing the microscopic material structure created by programming. The dynamics of the fusing event can also be characterized. By modeling the fuse structure and its environment in terms of classical heat flow, the connection between electrical and material behavior of fuses can be established.

A computer thermal analysis program called 'THEROS"' 21 was used to calculate the dynamic temperature effects in a PROM-fuse structure as a function of applied power density.

This computer program can thermally model a multicomponent structure and calculate the temperature as a function of time for given power dissipation conditions. The program takes into account temperature dependent thermal properties of the various materials and models a 2-dimensional multimaterial, multigeometrical structure into a RC circuit network that can be analyzed by sophisticated transient circuit analysis programs. This approach is convenient because the differential equations that describe heat flow problems have the same form as differential equations for RC circuit networks. For example, specific heat is analogous to capacitance, thermal conductivity is analogous to the inverse of resistance, temperature is analogous to voltage and heat flow is analogous to current. By way of the "THEROS" heat flow to electrical analog program, the sophistication available with present circuit analysis programs can be utilized to solve complex heat flow problems without consuming hours of computer time and without the errors prevalent in more simplified calculations. For the heat flow model to be truly representative of the actual device, the immediate environment of the fuse must be completely accounted for. For example, the passivating oxide layer on top of the fuse will affect the heat flow and the subsequent structure of the programmed fuse. Programming a fuse without the passivating oxide ${ }^{22}$ will result in a different structure than occurs in an actual PROM circuit.

The term "power density" is defined as the amount of power that is dissipated in the fuse neck region divided by the area of the fuse neck ( $\mathrm{mW} / \mu^{2}$ ), see Figure 8 . The concept of defining power density as power per unit surface area is applicable to thin film heat flow problems where the heat is dissipated through a surface. (The concept is analogous to defining current density as current per cross sectional area). Figure 9 shows a plot of the computer results giving the temperature in the center of the NiCr fuse that would be achieved if a constant power were applied for a time $t$. The curves show that the fuse can easily reach the melt temperature of NiCr 23 within 10 microseconds for power densities $>5 \mathrm{~mW} / \mu 2$.

Figure 10 is a plot of the intercept of the time to reach the melt temperature ( $1450{ }^{\circ} \mathrm{C}$ ) vs. the power density. This theoretical prediction of the power density versus time to reach the melt temperatures compares well with experimental data on time to fuse. The data in Figure 10 was taken from test vehicle fuses, processed identically to circuit fuses, but free of interfacing circuitry. This allowed precise characterization of fuse-pulse interactions. The data matches for long fusing time but deviates for short fusing time. This difference can be accounted for by considering the definition of "time to fuse". The experimental data points represent total time to fuse which includes rise time of the programming pulse, time for the fuse to heat to sufficient temperature, and time of the actual fusing event. For example, Figure 11 shows a typical current trace for a fuse programmed under constant voltage conditions. The trace shows a fixed rise time, $t_{r}$ (about 100 nanoseconds for this data), a response time, $\mathrm{t}_{\mathrm{m}}$, for the NiCr to reach the melt temperature, and a time for the fuse neck to enter the melt phase and program, $\mathrm{t} f$. Plotting the time defined as $t_{m}$ shows excellent correlation with the theoretical prediction of the time to reach melt temperature. The difference between the theoretical prediction to reach melt and the actual time to fuse agrees with the measured values of $t_{r}+t f$. Figure 10, therefore, shows that fusing follows a heat flow dependence that requires the NiCr to achieve melt. Proper PROM design necessitates taking into account thermal factors that affect the heat flow conditions in the neighborhood of the fuse. Concentrating power by optimum fuse geometry and ensuring sufficient power to the fuse will achieve fast, uniform programming.

For power density conditions below the programming threshold level, the fuse temperature as a function of power density into a fuse for a sustained pulse ( $\mathrm{t} \rightarrow \infty$ ) is shown in Figure 12. There is good agreement of the computer model with experimental data. The experimental data was derived from measuring the fuse resistance (at reduced current, avoiding ${ }^{2} \mathrm{R}$ heating) of an externally heated fuse and comparing that to the power necessary to generate the same resistance at an ambient temperature of $25^{\circ} \mathrm{C}$. The agreement between model and experimental data is a further indication that the heat flow analysis is correctly projecting the temperature in the fuse.
It is also relevant to note the low power density on a fuse in the read mode, 10\% of the threshold power density to melt the NiCr fuse. Test vehicle fuses were stressed at $1.2 \mathrm{~mW} / \mu^{2}$ which is $60 \%$ of the fusing threshold level and equivalent to a fuse temperature of $800{ }^{\circ} \mathrm{C}$. No failure occurred after 4000 hours of continuous operation. Thus, the designed power density for PROM operation in the read mode avoids the occurrence of unprogrammed fuses becoming open.

In summary, the power density versus time to program curve, Figure 10, agrees with the heat flow model and implies a single mechanism, heat transfer for both fast and slow fusing. High power fusing (fast blow) approaches adiabatic heating conditions, and therefore gives a large melted region and a wide gap due to the large electric field present during programming. Restricted power programming (slow blow) allows much of the heat to diffuse away, taking longer for the fuse to reach the melt temperature and produces a smaller melted region with a narrower gap due to the smaller electric field present.

## MARGINALLY PROGRAMMED FUSE

By grossly violating recommended programming procedures for fuses, it is possible to create a marginal fuse gap that may be subject to reverting state ("growback"). This anomaly was induced in a test vehicle fuse by restricting the power input to a value on the $\mathrm{t} \longrightarrow \infty$ asymptote $\left(\sim 2 \mathrm{~mW} / \mu^{2}\right)$ of the power density versus time to fuse curve (Reference previous section, Figure 10). Under these conditions, a fuse was induced to program, become electrically discontinuous, after 5 minutes of sustained power. This effect, programming under an anomalously reduced power, was not found to be reproducible. Many fuses at this power would not program after days.

This deliberately improperly programmed fuse was subsequently subjected to a slowly applied DC voltage ramp under current limited conditions ( $10 \mathrm{M} \Omega$ resistor in series). At 12 volts, the fuse resistance dropped to $\sim 5000$ ohms. The TEM photograph of this fuse is shown in Figure 13. It is obvious from this photograph that the reduced power condition has resulted in a fuse that has marginally programmed. That is, the gap created after programming is very narrow (approximately a few hundred angstroms) and subject to a voltage breakdown effect.
Fuses programmed per the recommended power levels will program rapidly with a wide gap as illustrated in the Mass Transport Models section. These fuses can be subjected to more that 100 volts and will undergo no change in electrical or physical condition.

As indicated in Figure 13, if a restricted amount of power is applied to a fuse, it is possible to create a very narrow gap. Under the presence of high voltage and extreme current limiting, it is then possible to force a voltage breakdown across the gap. It is postulated that this voltage discharge results in the establishment of a low conductivity relink at one or a few points of closest approach in the marginally blown gap. This specific structure could not be confirmed with the TEM study because even the TEM did not have resolution to examine microstructure at < 300 angstroms.
This mechanism of marginal programming is precluded from occurring in an actual PROM circuit because the programming specification; specifically, the power and pulse widths have been established to only generate well blown, wide gap fuses. That is, if the power actually reaching a fuse is lower than that required to blow the fuse properly, the fuse will not program in the time allotted for the programming pulse. The device, therefore, becomes a programming reject (won't program) and is scrapped.

In summary, the observation that a NiCr fuse can be marginally programmed has no connection with the reliability of the PROM circuit. Recall, to generate this anomaly, a power density four times less than the designed value and a program time $\sim 108$ times longer than the maximum specified programming time was required. Further, a voltage $\sim 10$ times higher than the maximum that would be seen in an actual PROM, (with current limiting) was required to cause the relink.
Obviously, these observations and conclusions are based on NiCr fuses, PROM design, and control procedures as deployed by Harris. Contentions by others that a specific fuse material, NiCr or something else, is more or less reliable must be interpreted in perspective of the manufacturer's technology and not necessarily be construed as being generally representative.

## SUMMARY

(1) Conduction electrons in NiCr have a short mean-free path. This maximizes 12 R heating and precludes electromigration in the direction of electron flow as a fusing mechanism.
(2) Transmission electron microscopy is the only effective analytical tool to characterize the programmed fuse gap structure.
(3) NiCr fuses program by molten metal (nickel, chrome), ions moving in the presence of an electric field. The final structure resembles a frozen splash and is described by fluid dynamics.
(4) Thermal analysis coupled with empirical programmed fuse data indicate a threshold power density for fusing. If this power density is exceeded, which can be assured if the programming time utilized is as specified, the fuse gap will be wide and reliable. If this power density threshold is only matched, it is possible to create a marginal fuse.
(5) Life test results indicate programmed PROM reliability is equivalent to devices of the same complexity that do not utilize fusible links.
(NOTE: This paper originally appeared in the Proceedings of the IEEE International Reliability Physics Symposium, 1976. It has since been revised to reflect current Harris circuit geometries and other details. The original intent of the paper is unchanged.)

## REFERENCES

. Press Release, Harris Semiconductor, May 41970
2. Mo,R. S. and Gilbert, D. J., J. Electrochem. Soc., 120, $7 \mathrm{pp} .100-1003$, (1973).
3. Jones, K. W., Plasma Etching as Applied to Failure Analysis, 12 Annual Proceedings IEEE, Reliability Physics Symposium, pp. 43-47, 1975.
4. Ziman, J. M., Electron and Phonons - The Theory of Transport Phenomena in Solids, Oxford Press, 1972.
5. Coles, B. R., Phys. Soc., B, 65, 221.
6. Chopra, K. L., Thin Film Phenomena, McGraw-Hill, 1969.
7. Nagata, M. et al., Proc. Elec. Comp. Conf., 1969.
8. L. Holland, "Thin Film Microelectronics", p. 17-19, Chapman and Hall, Ltd., (1966)
9. Nat. Bur. of Standards Publ. 296, Ed. by Wachtmon, J. B., et al., p. 125, (1968).
10. Wells, A. F. "Structural Inorganic Chemistry", P. 379, Oxford Press (1950).
11. Philofsky, E. et al., Observations on the Reliability of NiCr Resistors, 8th Annual Proceedings IEEE, Reliability NiCr Res:stors, 8th Annual Proceedings
Physics Symposium, pp. 191-199, 1970.
12 Jones, K. W., et al., Fusing Mechansim of Nichrome Resistor Links in PROM Devices, 14th Annual Proceedings IEEE, Reliability Physics Symposium, 1976
13. Harris Integrated Circuits Data Book, pp. Me-28-55,
August, 1975 .
14. Kenny, G. B., Fusing Mechanism of Nichrome Resistors in PROM devices, M. S. Thesis, MIT, June, 1975.
15. Huntington, H. B., and Grone, A. J., Phys. Chem. Solids,
$20,76(1961)$.
16. Soret, Ch., Arch. de (Geneve, 3,48 (1879)
17. Fick, A., Pogg. Ann, 95, 59 (1885).
18. Jost, W., Diffusion in Solids, Liguids, Gases, p. 470 , Academic Press (1960).
19. Franklin, P. and Burgess, D., Reliability Aspects of Nichrome Fusible Link PROM's, 12th Annual Proceedings IEEE, Reliability Physics Symposium, pp. 82-86, 1974.
20. Davidson, J. L., PROM Reliability, Presentation at NEPCON, Boston, Mass., October 1974.
21. Rossiter, T. J., THEROS, A Computer Program for Heat Flow Analysis, RADC Technical Report - 74-113,
1974 1974
22. Advertisement, Fairchild Semiconductor, "ELECTRONICS". p. 39, July 24, 1975.
23. Bechtoldt, C. J. and Vacher, H. C., Trans AIME Vo. 221, p. 14, (1961).
24. D'Heurle, F. M., Proc. IEEE, 59, 10 (Oct. 1971).
25. Wever, H., Z. Elektrochem., 60, p. 1170 (1956).

## - NICKEL AND CHROMIUM ARE TRANSITION METALS.

- INNER SHELL ELECTRONS CONDUCT, OUTER SHELL SHIELDS. HIGHER RESISTANCE - ALLOY EFFECT ENHANCES SHIELDING/RESISTIVITY


Figure 1

FILM VS. BULK PROPERTIES


[^1]
## CONDUCTION PROPERTIES OF NiCr

## OXIDATION OF NiCr

SCANNING TRANSMISSION ELECTRON MICROSCOPY ANALYSIS OF FUSES


Figure 2


Figure 3

## STEM PROGRAMMED FUSE

PROGRAMMING CONDITIONS
POWER $=150 \mathrm{~mW}$
TIME TO FUSE $=2 \mu \mathrm{SEC}$


POINT MICROPROBE ANALYSIS

- NiCr

B - MELTED NiCr
C - $\mathrm{SiO}_{2}$, CHROMIUM OXIDE

- $\mathrm{SiO}_{2}$
- DENSIFIED NiC

F - FIELD OXIDE ( $\mathrm{SiO}_{2}$ )


NOTE: (A) "FROZEN SPLASH" EFFECT ROGRAMMING HAS MELTED NiCr IN GAP REGION.
(B) MASS TRANSPORT IN GAP (C) MASS ASYMMETRY TO NEGTIVE TERMINAL.


Figure 5


Fig. 11-24. Empirical relation between free energy of activation in liquids, $\Delta F$, and energy of evaporation, $\Delta E$, Rosevaere, Powell and Eyring.

TABLE II
Corrected ratio of energy of vaporization and activation for viscous flow

| Motal | Average <br> temp. ${ }^{\circ} \mathrm{C}$. | $J E_{\text {vap }}$ kcal. | $d E_{\text {risckcal. }}$ | $\frac{A E_{\text {vap }}}{\Delta E_{\text {rise }}}$ | $\frac{\Delta E_{\text {vap }}}{\Delta E_{\text {risc }}}\left(\frac{r_{\text {rion }}}{r_{\text {atom }}}\right)^{3}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Na | 500 | 23.4 | 1.45 | 16.1 | 2.52 |
| K | 480 | 19.0 | 1.13 | 16.7 | 3.41 |
| Ag | 1400 | 60.7 | 4.82 | 12.5 | 3.79 |
| Zn | 850 | 26.5 | 3.09 | 8.6 | 2.10 |
| Cd | 750 | 22.5 | 1.65 | 13.5 | 3.96 |
| Ga | 800 | 34.1 | 1.13 | 30.3 | 2.53 |
| Pb | 700 | 42.6 | 2.80 | 15.9 | 4.97 |
| Hg | 250 | 13.6 | 0.65 | 20.8 | 2.37 |
| Hg | 600 | 12.3 | 0.55 | 22.2 | 3.54 |
| Sn | 600 | 15.3 | 1.44 | 10.6 | 4.07 |
| Sn | 1000 | 14.5 | 1.70 | 8.6 | 3.30 |
|  |  |  |  |  |  |
|  |  |  |  |  |  |

From "Diffusion in Solids, Liquids, Gases", W. Jost.

Figure 7

TEMPERATURE PROFILE IN FUSE NECK FROM HEAT FLOW MODEL


Figure 6

POWER DENSITY IN FUSE NECK REGION


$$
\text { POWER DENSITY }=\frac{\mathbf{1}^{2}\left(\rho_{\mathrm{s}} \ell / \mathrm{w}\right)}{(\ell \cdot w)}
$$

| $\rho_{\text {s }} \mathrm{l} / \mathrm{w}=$ | RESISTANCE OF THE FUSE NECK (OHMS) | $\ell=$ | LENGTH OF FUSE NECK |
| :---: | :---: | :---: | :---: |
| $\rho_{\text {s }}=$ | SHEET RESISTIVITY OF NICHROME (OHMS/SQ) | w $=$ | WIDTH Of FUSE NECK |
| $\ell \cdot w=$ | area of fuse neck (MIL.2) | $\mathrm{I}=$ | PROGRAMMING CURRENT ( $\mathrm{I}=\mathrm{V}_{\mathrm{F}} / \mathrm{R}_{\mathrm{F}}$ ) |

POWER DENSITY


Figure 9

POWER DENSITY VS. TIME TO FUSE


Figure 10

$t_{r}=$ RISE TIME OF PROGRAMMING PULSE
$t_{m}=$ TIME FOR NiCr TO REACH MELT
$\mathbf{t f}_{\boldsymbol{f}}=$ TIME OF THE FUSING EVENT (IONIC MASS TRANSPORT)
Figure 11

MAXIMUM FUSE TEMPERATURE VS. POWER DENSITY


Figure 12


FORCED RELINK OF MARGINALLY PROGRAMMED TEST FUSE


AT 12 VOLTS,
$R_{F}$ DROPPED $T O \simeq 5 K \Omega$

Figure 13

## Microscopic Observations of Fuses

Beauty is in the eye of the beholder. When the eye is attached to a microscope, beauty can take strange forms. Nowhere is this more evident than when the realm of blown fuses in PROMs is entered. This paper will "shed some light" on the misinformation which has been generated regarding the nature of NiCr fuse gaps as viewed by different microscopic techniques.

## WHAT YOU SEE OPTICALLY

Using a light microscope to examine fuse structures is a futile exercise because the wavelength of visible light is within an order of magnitude of the total fuse dimensions. The microstructure of the fusing process reaction zone contains formations that are smaller than a wavelength of light. In addition, the overlying passivation acts like an aberrant lens and distorts the image which is visible. The most that can be reliably ascertained regarding the nature of a fuse with optical microscopy is whether the fuse is physically present or absent.
Photo 1* illustrates this physical phenomenon. The photograph is of photoresist after exposure to ultraviolet light and normal developing solutions. The ridges in the vertical portion of the photoresist are produced by the standing wave that is present due to reflection of the U.V. light from the oxidized silicon during resist exposure. As can be seen, the ridge pattern has a wavelength $\lambda$ of the incident light ( $\lambda=3650 \mathrm{~nm}$ ), the index of refraction of the photoresist is $n=1.58$; thus, for visible light on the order of $\lambda=5000 \mathrm{~nm}$, less than ten wavelengths are needed to span the fuse neck region.

## WHAT THE SCANNING ELECTRON MICROSCOPE SHOWS

The SEM is a useful analytical tool for many applications. This is amply demonstrated by Photo 1 that showed us the standing wave pattern in photoresist.
The SEM does have limitations in observing fuses, however. For one, it cannot "see" through the passivation layer on top of the fuse. This necessitates the removal of the glassivation and hence, physical and chemical alteration of the fuse gap microstructure. In addition, the results after depassivation are misleading. A SEM of a depassivated typical programmed NiCr fuse is shown in Photo 2. Photo 3 is a typical programmed polysilicon fuse as deployed in the CMOS PROM.
Previous observers have never reached satisfactory explanations for the fusing phenomena based on SEM photographic evidence. The important facts to consider here are that for both fuses, an electrical discontinuity has been achieved through programming. In both cases, the observer is hard pressed to determine how this was achieved, for his eyes tell him that both fuses appear physically connected in various areas. Electrically, we know this is not the case.
This brings us to the crucial observation that the SEM cannot distinguish between electrical conductors and electrical insulators. This is readily confirmed by observing the lack of differentiation afforded in the SEM view of the adjacent aluminum interconnect (an excellent conductor) and the underlying silicon dioxide (an excellent insulator). Since both of the above fuses are electrically discontinuous, some portion of their makeup is insulative, but the Scanning Electron Microscope gives us no clues as to the integrity of the insulator.

[^2]
## TRANSMISSION ELECTRON MICROSCOPY ANALYSIS OF FUSES


#### Abstract

A fresh approach in fuse analysis has been developed to view a fuse without disturbing the conditions present at the time of programming. Basically, the technique uses a thinned specimen PROM with the fuses sandwiched between the two normal glass sheets found on the PROM (the passivation above and thermal oxide below) with the underlying silicon substrate etched away as shown in Photo 4 . Now standard high resolution bright and dark field TEM (Transmission Electron Microscopy) analytical techniques are available. Photo 4 is a TEM photograph of a typical programmed NiCr fuse. Now we can see which regions of the blown fuse are conductive metal and which are not. The well-defined darkened regions are metallic while the overlying gray, which is all that was seen by SEM, has proven by electron diffraction analysis to be a stable insulating oxide compound with crystalline order that resembles a $\mathrm{NiCr}_{2} \mathrm{O}_{4}$ spinel. The surrounding region of high transmission are characteristic of the undisturbed passivation and underlying thermal $\mathrm{SiO}_{2}$. Therefore, Transmission Electron Microscopy has the capability of determining the true chemistry of programmed NiCr fuses.




PHOTO 1B


PHOTO 2A


PHOTO 2B


PHOTO 3B


## Burn-In Circuit Diagrams

MIL-STD-883B, method 1015.2, paragraph 1 states, "The Burn-In test is performed for the purpose of screening or eliminating marginal devices, those with inherent defects, or defects resulting from manufacturing aberrations which cause time and stress dependent failures.". In the absence of Burn-In, these defective devices would be expected to result in infant mortality or early lifetime failures under use conditions. Therefore, it is the intent of this screen to stress microcircuits at or above maximum rated operating conditions or to apply equivalent screening conditions which will reveal time and stress dependent failure modes with equal or greater sensitivity without impairing long term reliability of the Burn-In surviving microciruits.

Typically a dynamic type of Burn-In is preferred at Harris because of its worst case conditions. Static Burn-In is applied only where there is a specific customer requirement.

Capability exists for $+125^{\circ} \mathrm{C}$ through $+150^{\circ} \mathrm{C}$ Burn-In, usually at Harris option. This enables higher throughput of devices by performing, for example, a $+150^{\circ} \mathrm{C}, 80$-hour BurnIn which is equivalent to the standard $+1250 \mathrm{C}, 160$-hour cycle.

Actual Burn-In circuits are available on request through Harris field sales office and may include a variety of schematics, due to the differences in Burn-In oven systems, all of which are functionally equivalent with regard to the Burn-In objectives.
PROM Functional Index and Selection Guide ..... 4-3
Harris Generic Programmable Read Only Memories ..... 4-4
Product Information ..... 4-6
Generic PROM Programming ..... 4-56
Programmer Evaluation ..... 4-59
Data Entry Formats for Harris Custom ..... 4-60Programming

## PROM Functional Index and Selection Guide

| PART <br> NUMBER | ORGANIZATION | OUTPUT | NUMBER OF PINS | TAA COMMERCIAL/ MILITARY (ns MAX) | $\begin{gathered} \text { ICC } \\ \text { (mA MAX) } \end{gathered}$ | (1) <br> PACKAGE AVAILABILITY | PAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HM-7602 | $32 \times 8$ | OC | 16 | 50/60 | 130 | D, P | 4-13 |
| HM-7603 | $32 \times 8$ | TS | 16 | 50/60 | 130 | D, P | 4-13 |
| JAN-0512 | $64 \times 8$ | OC | 24 | 140/140 | 100 | D, F | 4-51 |
| $\begin{gathered} H M-7610 \\ \text { HM-7610A } \\ \text { HM-7610B } \end{gathered}$ | $256 \times 4$ | OC | 16 | $\begin{aligned} & 60 / 75 \\ & 45 / 65 \\ & 35 / 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \\ & 110 \end{aligned}$ | D, P, F | 4-16 |
| $\begin{gathered} H M-7611 \\ \text { HM-7611A } \\ \text { HM-7611B } \end{gathered}$ | $256 \times 4$ | TS | 16 | $\begin{aligned} & 60 / 75 \\ & 45 / 65 \\ & 35 / 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \\ & 110 \end{aligned}$ | D, P, F | 4-16 |
| $\begin{aligned} & \text { HM-7620 } \\ & \text { HM-7620A } \\ & \text { HM-7620B } \end{aligned}$ | $512 \times 4$ | OC | 16 | 70/85 <br> 50/70 <br> 40/55 | $\begin{aligned} & 130 \\ & 120 \\ & 120 \end{aligned}$ | D, P, F | 4-19 |
| $\begin{gathered} H M-7621 \\ \text { HM-7621A } \\ H M-7621 B \end{gathered}$ | $512 \times 4$ | TS | 16 | 70/85 50/70 40/55 | $\begin{aligned} & 130 \\ & 120 \\ & 120 \end{aligned}$ | D, P, F | 4-19 |
| $\begin{gathered} H M-7640 \\ H M-7640 A \end{gathered}$ | $512 \times 8$ | OC | 24 | $\begin{aligned} & 70 / 85 \\ & 50 / 65 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F, SD | 4-22 |
| $\begin{gathered} H M-7641 \\ \text { HM-7641A } \end{gathered}$ | $512 \times 8$ | TS | 24 | $\begin{aligned} & 70 / 85 \\ & 45 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F, SD | 4-22 |
| $\begin{gathered} H M-7649 \\ H M-7649 A \end{gathered}$ | $512 \times 8$ | TS | 20 | $\begin{aligned} & 60 / 80 \\ & 45 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, F | 4-28 |
| $\begin{gathered} \text { HM-7642 } \\ \text { HM-7642A } \\ \text { HM-7642B } \end{gathered}$ | $1024 \times 4$ | OC | 18 | 60/85 <br> 50/70 <br> 45/55 | $\begin{aligned} & 140 \\ & 140 \\ & 140 \end{aligned}$ | D, P, F | 4-25 |
| $\begin{gathered} H M-7643 \\ H M-7643 A \\ H M-7643 B \end{gathered}$ | $1024 \times 4$ | TS | 18 | 60/85 <br> 50/70 <br> 45/55 | $\begin{aligned} & 140 \\ & 140 \\ & 140 \end{aligned}$ | D, P, F | 4-25 |
| $\begin{gathered} H M-7681 \\ \text { HM-7681A } \end{gathered}$ | $1024 \times 8$ | TS | 24 | $\begin{aligned} & 70 / 90 \\ & 50 /- \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P, L, F, SD | 4-31 |
| $\begin{gathered} \text { HM-7685 } \\ \text { HM-7685A } \end{gathered}$ | $2048 \times 4$ | TS | 18 | $\begin{aligned} & 70 / 90 \\ & 50 / 60 \end{aligned}$ | $\begin{aligned} & 170 \\ & 170 \end{aligned}$ | D, P | 4-34 |
| $\begin{gathered} H M-76161 \\ H M-76161 A \\ H M-76161 B \end{gathered}$ | $2048 \times 8$ | TS | 24 | 60/80 50/-35/- | $\begin{aligned} & 180 \\ & 180 \\ & 180 \end{aligned}$ | D, P, L, F, SD | $\begin{aligned} & 4-37 \\ & 4-37 \\ & 4-40 \end{aligned}$ |
| HM-76165 | $4096 \times 4$ | TS | 20 | 60/80 | 170 | D | 4-41 |
| HM-76321 | $4096 \times 8$ | TS | 24 | 65/85 | 190 | D, L | 4-44 |
| $\begin{aligned} & \text { HM-76641 } \\ & \text { HM-76641A } \end{aligned}$ | $8192 \times 8$ | TS | 24 | $\begin{gathered} 85 / 100 \\ 50 /- \end{gathered}$ | $\begin{aligned} & 190 \\ & 190 \end{aligned}$ | D, L | $\begin{aligned} & 4-47 \\ & 4-50 \end{aligned}$ |

(1) D = Ceramic DIP; P = Plastic DIP; L = Leadless Chip Carrier; F = Flatpack; SD = Slimline Ceramic DIP

## Harris Generic Programmable Read Only Memories

In 1970, Harris offered the industry's first bipolar Programmable Read Only Memory, and has been a leader in the field of bipolar PROMs from 1970 to date. Harris PROMs are manufactured using the bipolar Junction Isolation process with reliability proven nickel chromium fusible links. Harris has had experience with nickel chromium since 1964 when it was first used for high reliability military circuits because of its high stability characteristics. Harris has been manufacturing nickel chromium fuse links since 1970 when the first PROM was manufactured, and this technology has since developed into the industry's most extensive Programmable Read Only Memory concept. This history has been a factor in giving Harris PROMs their high programming yield and a proven level of quality and reliability.

We now employ a shallow diffused self-aligned emitter aperture process combined with two level aluminum interconnect. This state-of-the-art process technology has been deployed to produce large format devices with the high speed and versatility required by the industry.

Today Harris offers a family of Programmable Read Only Memories which we call the Generic PROMs. They have the following characteristics:

- Coherent part numbering scheme, the 76xxx series.
- Identical programming procedure for all Generic PROMs.
- All parameters are guaranteed over full temperature and voltage.
- The family comprises a complete range of formats.


## TESTABILITY

Bipolar memory products from Harris Semiconductor receive extensive testing prior to shipment to the customer. The following is an overview of the testing done on all memory products, as well as a brief description of the test conditions.
D.C. specifications found in this data book and on separate data sheets are tested at wafer probe and at each temperature during package test. These specifications are tested on each device using the loading conditions specified in the data book. All D.C. specifications can be tested, including zero state conditions, through the use of internal test circuitry.

Fusibility is tested at wafer probe by fusing one fuse in each row and column on every device. The inclusion of additional test rows and columns allows this, and the nature of the fusing pattern insures the functionality of the device.

On-board circuitry allows A.C. testing of unprogrammed devices prior to shipment. Characterization has shown that results obtained using this circuitry correlates with the observed performance of patterned devices. This testing allows Harris to guarantee the performance of each device to its corresponding data book specification.

As part of an on-going effort to improve quality and to monitor outgoing fusibility, Quality Assurance statistically samples all product lines, and programs lot samples to a $50 \%$ pattern.

This combination of testing procedures and the fact that all devices are tested at each temperature, allows Harris to guarantee each product's specifications over the entire temperature range.

## JAN QUALIFIED PROMs

The Harris Semiconductor Bipolar manufacturing line has received certification for processing JAN products. There are fourteen QPL I qualified PROMs. Additional HARRIS PROMs are at various stages of qualification and the status of each at press time is listed below. As the status of these products will change rapidly, we suggest that you contact the nearest Harris Representative or Harris Sales Office for current status.

## HARRIS MIL-GRADE BIPOLAR PROMs

| SLASH <br> NUMBER | PART <br> NUMBER | NUMBER <br> OF BITS | ORGANI- <br> ZATION | DESCRIPTION | NUMBER <br> OF PINS |
| :---: | :---: | :---: | :---: | :--- | :---: |
| 20101BJB | JAN-0512 | 512 | $64 \times 8$ | Open-Collector Output | 24 |
| 20701BEB | HM-7602 | 256 | $32 \times 8$ | Open-Collector Output | 16 |
| 20702BEB | HM-7603 | 256 | $32 \times 8$ | Three-State Output | 16 |
| 20301BEB | HM-7610 | 1024 | $256 \times 4$ | Open-Collector Output | 16 |
| 20302BEB | HM-7611 | 1024 | $256 \times 4$ | Three-State Output | 16 |
| 20401BEB | HM-7620 | 2048 | $512 \times 4$ | Open-Collector Output | 16 |
| 20402BEB | HM-7621 | 2048 | $512 \times 4$ | Three-State Output | 16 |
| 20801BJB | HM-7640 | 4096 | $512 \times 8$ | Open-Collector Output | 24 |
| 20802BJB | HM-7641 | 4096 | $512 \times 8$ | Three-State Output | 24 |
| 20601BVB | HM-7642 | 4096 | $1 K \times 4$ | Open-Collector Output | 18 |
| 20602BVB | HM-7643 | 4096 | $1 \mathrm{~K} \times 4$ | Three-State Output | 18 |
| 20904BJB | HM-7681 | 8192 | $1 K \times 8$ | Three-State Output | 24 |
| 20902BVB | HM-7685 | 8192 | $2 K \times 4$ | Three-State Output | 18 |
| 21002BJB | HM-76161 | 16384 | $2 K \times 8$ | Three-State Output | 24 |
| $21102 B J B$ | HM-76321* | 32768 | $4 K \times 8$ | Three-State Output | 24 |

[^3]
## HD-6600 <br> QUAD POWER STROBE

## Features

- HIGH DRIVE CURRENT-150mA
- HIGH SPEED 50ns TYPICAL
- TTL COMPATIBLE INPUTS
- DIELECTRIC ISOLATION
- QUAD MONOLITHIC CONSTRUCTION
- POWER SUPPLY FLEXIBILITY
- LOW POWER:

STANDBY-30mW/CIRCUIT
ACTIVE-95mW/CIRCUIT

## Description

The HD-6600 Quad Power Strobe is constructed with Harris Dielectric Isolation Bipolar Monolithic Process. The design incorporates power supply flexibility with TTL compatible inputs and high current outputs. This circuit is intended for use in power switched PROM arrays.

Logic Diagram


## Circuit Diagram

(ONE OF FOUR IDENTICAL STROBES)


| Power Supply Voltage VCC1 | +8 VDC |  |
| :--- | ---: | ---: |
|  | VCC2 | +18 VDC |
|  | VCC3 | +18 VDC |
|  |  |  |
| Input Voltage VIN | -0.5 VDC to +5.5 VDC |  |
| Storage Temperature TSTG | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Output Current IL | -200 mA |  |
| Power Dissipation at $250^{\circ} \mathrm{C}$ | 1000 mW |  |

(Derate $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $60^{\circ} \mathrm{C}$ )

## RECOMMENDED OPERATING CONDITIONS

Power Supplies:

| VCC1 | 5 VDC $\pm 10 \%$ |
| :--- | ---: |
| VCC2 | $12 \mathrm{VDC} \pm 15 \%$ |
| VCC3 | 5 VDC $\pm 20 \%$ |

ELECTRICAL CHARACTERISTICS $\quad T_{A}=-55{ }^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ HD1-6600-2 $\quad$ VCC2 $=12.0 \mathrm{VDC}$
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{CHD1-6600-5} \quad \mathrm{VCC3}=5.0 \mathrm{VDC}$

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

D.C.

| $\begin{aligned} & I_{R} \\ & I_{I F} \end{aligned}$ | Input Current |  |  | $\begin{gathered} 60 \\ -1.6 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & V_{\text {IN }}=2.4 \mathrm{VDC} \\ & V_{\text {IN }}=0.4 \mathrm{VDC} \end{aligned}$ | $V_{C C 1}=5.5 \mathrm{VDC}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & V_{I H} \\ & V_{I L} \end{aligned}$ | Input Threshold <br> Voltage (Note 1) | 2.0 |  | 0.8 | $\begin{aligned} & v \\ & v \end{aligned}$ | $V_{C C 1}=4.5 \mathrm{VDC}$ |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage (Note 2) | 4.75 | 4.85 |  | V | $\begin{aligned} & V_{C C 1}=5.0 \mathrm{VDC} \\ & V_{I N}=0.4 \mathrm{VDC} \end{aligned}$ | $I_{\mathrm{L}}=-150 \mathrm{~mA} \mathrm{DC}$ |
| $\mathrm{V}_{\mathrm{OL}}$ |  |  |  | 1.0 | V | $\mathrm{V}_{C C 1}=5.0 \mathrm{VDC}$ | $L_{L}=500 \mu \mathrm{ADC}$ |
| ${ }^{\text {I CC1 }}$ | Supply Current (Note 3) |  | 4 | 6.0 | mA | $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{VDC}$ | $V_{\text {IN }}=2.4 \mathrm{VDC}$ |
| ${ }^{\text {C CC2 }}$ |  |  | 40 | 70 | mA | $\begin{aligned} & V_{C C 1}=5.5 \mathrm{VDC} \\ & V_{\mathrm{IN}}=0.4 \mathrm{VDC} \end{aligned}$ | $I_{L}=-150 \mathrm{~mA} \mathrm{DC}$ |
| ${ }^{\text {c CC2 }}$ | Supply Current (Note 4) |  | 8 | 15 | mA | $\begin{aligned} & V_{C C 1}=5.5 \mathrm{VDC} \\ & V_{I N}=2.4 \mathrm{VDC} \end{aligned}$ | $I_{L}=0$ |

A.c.

| SYMBOL | PARAMETER | TYP. | MAX. | UNITS | CONDITIONS TA = 250C |
| :---: | :--- | :---: | :---: | :--- | :--- |
| tON | Turn On Delay | 50 | 75 | ns | $\mathrm{VCC} 1=5.0 \mathrm{VDC}$ |
| tOFF | Turn Off Delay | 50 | 75 | ns | $\mathrm{VCC} 2=12 \mathrm{VDC}$ |
|  |  |  |  | ns | $\mathrm{R}_{\mathrm{L}}=33 \Omega$ |
| tR | Rise Time | 40 | 65 | ns | $\mathrm{CL}=620 \mathrm{pF}$ |
| tF | Fall Time | 40 | 65 |  |  |

NOTE (1) These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
(2) One strobe enabled.
(3) All strobes enabled.
(4) All strobes disabled.

## Switching Time Definitions



## Typical Characteristics

TYPICAL OUTPUT VOLTAGE vs.
LOAD CURRENT AND NUMBER OF STROBES ENABLED


TYPICAL OUTPUT VOLTAGE vs. AMBIENT TEMPERATURE


TYPICAL DELAY vs.
AMBIENT TEMPERATURE


TYPICAL OUTPUT VOLTAGE vs.
$V_{C C 3}$ SUPPLY VOLTAGE


TYPICAL DELAY $t_{\text {OFF }}$ AND $t_{F}$ vs. LOAD CAPACITANCE


TYPICAL DELAY tON AND $t_{R}$ vs. LOAD CAPACITANCE


Not Recommended For New Designs

## MATRICES

## Features

- FIELD PROGRAMMABLE
- CMOS COMPATIBLE
- ZERO POWER DISSIPATION
- FAST SWITCHING
- FIVE POPULAR ORGANIZATIONS


## Description

Designed with the CMOS circuit engineer in mind, these versatile diode matrices allow the application of logically powerful programmable solutions to low power CMOS system applications.

These devices incorporate an advanced dielectric isolation process to eliminate the need for power supply pins and allow parasitic free operation.

Programming is accomplished by cleanly vaporizing a fusible link by application of a brief high voltage pulse to a selected array element. This operation open circuits a row to column orring diode eliminating their former interaction.

Monolithic Structure


Fusible Link System



HM-0410


HM-0186


CUSTOM PATTERNS
When ordering a matrix with a custom pattern: Send a paper tape, or copy a matrix pattern and circle out those diodes to be removed from the matrix. Another method to clearly identify a pattern is to call out respective anode and cathode for each diode to be removed, by package pin number.

## Specifications Diode Matrices

## ABSOLUTE MAXIMUM RATINGS

| Surge Current (100 $\mu$ s Max.) | 200 mA |
| :--- | ---: |
| Total Ckt. Dissipation (Still Air) | 450 mW |
| Storage Temperature (Ambient) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Maximum Ratings are limiting values above which permanent damage may occur.

## ELECTRICAL CHARACTERISTICS


(1) Guaranteed but not $100 \%$ tested.
(2) $\mathrm{CC} \propto \frac{1}{\mathrm{VBIAS}^{2}}$

## TYPICAL PERFORMANCE CURVES



## Programming

Use a simple supply capable of driving a 27 ohm resistor (carbon) with a clean transition from 0 to $20-24$ volts in less than $500 \mu \mathrm{~s}$, for at least 10 ms . The diode to be disconnected is selected by setting the row and column switches S2 and S3 respectively as required. When switch S1 is depressed, programming current is provided to column contacts in the matrix. This current opens the fusible link, in series with the selected diode. The peak fusing current required to open a fusible link is approximately 750 milliamperes. As the temperature of the fuse is raised, the aluminum begins to melt. This melting continues until the fuse link separates. The cohesive forces of the melting aluminum retracts the remaining portions of the metal, thereby preventing formation of loose aluminum residues. The melting temperature of aluminum (approximately $650^{\circ} \mathrm{C}$ ) will not affect the passivating layer of silicon dioxide, whose melting temperature is about $1350^{\circ} \mathrm{C}$. Test verification is obtained by an indicator lamp or LED placed in series with the column and row switches through the verify contacts of S1 to give electrical indication of the condition of each diode in the matrix before and after fusing.

Caution: Programming is limited to one fuse at a time

## SIMPLE PROGRAMMER



PROGRAMMER TEST CONFIGURATION


* Typ TRISE $=200 \mu \mathrm{sec}$ to 10 V Reference

NOTE: The 27 ohm resistor is only used for oscilloscope measurements of the Power Supply Characteristics becaues it represents a typical unprogrammed fuse/diode.

## Features

- 50ns MAXIMUM ADDRESS ACCESS TIME
- "THREE STATE" OUTPUTS WITH ONE ACTIVE LOW CHIP ENABLE
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N ${ }^{2}$ SEQUENCing over commercial and military temperature and voltAGE RANGES
- INDUSTRY STANDARD 0.300 INCH 16 PIN PACKAGE
- PRODUCED ON MIL-M-38510 QUALIFIED WAFER FAB LINE
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT TYPICALLY ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY


## Description

The HM-7602/03 is a fully decoded high speed Schottky TTL 256/Bit Field Programmable ROM in a 32 word by 8 bit/word format with open collector (HM-7602) or "Three State" (HM-7603) outputs. These PROMs are available in a 16 pin D.I.P. (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (Positive Logic) and can be selectively programmed for a logical " 0 " in any one bit position.

Nickel-chromium fuse technology is used on this and all other Harris Bipolar PROMs.
The HM-7602/03 contains test rows which are in addition to the storage array to assure high programmability and guarantee parametric and A.C. performance. The fuses in these test rows are blown prior to shipment.
There is one chip enable input on the HM-7602/03. $\overline{C E}$ low enables the chip.

## Pinout

TOP VIEW - DIP

| $0_{1} \square^{1}$ | ${ }^{16} \mathrm{pv}_{\mathrm{cc}}$ |
| :---: | :---: |
| $\mathrm{O}_{2} \mathrm{C}_{2}$ | $15 \square \mathrm{CE}$ |
| $\mathrm{O}_{3}{ }^{3}$ | 14 万 ${ }_{4}$ |
| $\mathrm{O}_{4} \mathrm{C}_{4}$ | $13 \mathrm{Al}_{3}$ |
| $\mathrm{O}_{5}{ }^{5}$ | $12 \mathrm{~A} \mathrm{~A}_{2}$ |
| $\mathrm{O}_{6} 6$ | 11 万 $A_{1}$ |
| $07 \square$ | $10] \mathrm{A}_{0}$ |
| GND 8 | $9{ }^{\text {O }}$ |

PIN NAMES
A0-A4 Address Inputs $\mathrm{O}_{1}-\mathrm{O} 8 \quad$ Data Outputs Chip Enable Input

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V |
| :--- | ---: |
| Address/Enable Input Voltage | 5.5 V |
| Address/Enable Input Current | -20 mA |
| Output Sink Current | 100 mA |


| Storage Temperature | $-650^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS (Operating) $\quad \mathrm{HM}-7602 / 03-5\left(\mathrm{~V} C \mathrm{C}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$ )
$\mathrm{HM}-7602 / 03-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Typical measurements are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$
NOTE: Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { I/H } \\ & \text { I/LL } \end{aligned}$ | $\begin{array}{ll}\text { Address/Enable "1" } \\ \text { Input Current } & \text { "0" }\end{array}$ | - | $-\overline{-50.0}$ | $\begin{gathered} +40 \\ -250 \end{gathered}$ | $\underset{\mu \mathrm{A}}{\mu \mathrm{~A}}$ | $\begin{aligned} & \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 V \end{aligned}$ |
| $\begin{aligned} & \text { VIH } \\ & \text { VIL } \end{aligned}$ | $\begin{array}{ll}\text { Input Threshold "1" } \\ \text { Voltage } & " 0 "\end{array}$ | $2.0^{*}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\overline{-} \mathbf{8}^{*}$ | $\begin{aligned} & v \\ & v \end{aligned}$ | $\begin{aligned} & V C C=V C C M i n \\ & V C C=V C C M a x . \end{aligned}$ |
| $\mathrm{VOH}$ VOL | $\begin{array}{ll}\text { Output Voltage }{ }^{\prime \prime} 10 \\ & \text { " }\end{array}$ | $\mathrm{2}^{-}{ }^{* *}$ | $\begin{aligned} & 3.2^{* *} \\ & 0.35 \end{aligned}$ | $\overline{0.45}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & I O H=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \operatorname{Min} . \\ & \mathrm{IOL}=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min} . \end{aligned}$ |
| $\begin{aligned} & \text { IOHE } \\ & \text { IOLE } \end{aligned}$ | $\begin{array}{ll}\text { Output Disable "1" } \\ \text { Current } & 0 "\end{array}$ | - | - | $\begin{aligned} & +100 \\ & -100 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & V O H, V C C=V C C M a x . \\ & V O L=0.3 V, V C C=V C C M a x . \end{aligned}$ |
| VCL | Input Clamp Voltage | - | - | -1.2 | V | $1 \mathrm{IN}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | $-15^{* *}$ | - | $-100 * *$ | mA | $\mathrm{VCC}=\mathrm{VCC} \text { Max., VOUT }=0.0 \mathrm{~V}$ One Output Only for a Max. of 1 Second. |
| ICC | Power Supply Current | - | 90 | 130 | mA | VCC = VCC Max. All Inputs Grounded |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** "Three-State" only.


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical measurements are at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$

|  |  | $\begin{gathered} \text { HM-7602/03-5 } \\ 5 \mathrm{~V} \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} \text { HM-7602/03-2/-8 } \\ 5 \mathrm{~V} \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TYPICAL | MAXIMUM* | TYPICAL | MAXIMUM* | UNITS |
| TAA | Address Access Time | 30 | 50 | - | 60 | ns |
| TEA | Chip Enable Access Time | 20 | 35 | - | 50 | ns |

${ }^{*}$ A.C. limits guaranteed for worst case $\mathrm{N}^{2}$ sequencing with maximum test frequency of 5 MHz .
CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 12 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 12 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

## A.C. TEST LOAD



This is the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

## Features

- FAST ADDRESS ACCESS time
HM-7610/11. . . . . . . . . . . . . . . . .
HM-7610A/11A . . . . . . . . . . . . . .
Hs MAXIMUM
HM-7610B/11B . . . . . . . . . . . . . . .
35 ns MAXIMUM
- "THREE STATE" OR OPEN COLLECTOR OUTPUTS AND TWO CHIP ENABLE INPUTS
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE-ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- INPUTS AND OUTPUTS TTL COMPATIBLE
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N ${ }^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES.
- PIN COMPATIBLE WITH INDUSTRY STANDARD 1K PROMs.


## Description

The HM-7610/11 are fully decoded high speed Schottky TTL 1024 bit Field Programmable ROM's in a 256 word by 4 bit/word format with open collector (HM-7610) or "three state" (HM-7611) outputs. The PROMs are available in 16 pin D.I.P. (ceramic or power plastic).
All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.

The HM-7610/11 contain test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametric and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

This PROM is intended for use in state of the art high speed logic systems.
Nickel-chromium fuse technology is used on these and all other Harris Bipolar PROMs.
There are two chip enable inputs on the $\mathrm{HM}-7610 / 11$ where $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ low enables the chip.

## Pinouts

TOP VIEW-DIP


PIN NAMES
$\mathrm{A}_{0}-\mathrm{A}_{7}$ Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{4}$ Data Outputs
$\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}$ Chip Enable Inputs

## Logic Symbol



## Functional Diagram



| Output or Supply Voltage (Operating) | -0.3 to +7.0 V |
| :--- | ---: |
| Address/Enable Input Voltage | 5.5 V |
| Address/Enable Input Current | -20 mA |
| Output Sink Current | 100 mA |


| Storage Temperature | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

$\mathrm{HM}-7610 / 11-5\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$
$\mathrm{HM}-7610 / 11-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " $A$ ", " $B$ "/Std.
Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IIH } \\ & \text { IIL } \end{aligned}$ | $\begin{array}{ll}\text { Address/Enable } \quad " 1 " \\ \text { Input Current } & \text { " } 0 \text { " }\end{array}$ | - | - | $\begin{gathered} +40 \\ -100 /-250 \end{gathered}$ | ${\underset{\mu A}{\mu} A}^{\mu}$ | $\begin{aligned} & \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \text { VIH } \\ & \text { VIL } \end{aligned}$ | $\begin{array}{ll}\text { Input Threshold } & \text { " } 1 " \\ \text { Voltage } & " 0 "\end{array}$ | $2.0^{*}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\overline{0.8^{*}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | VCC = VCC Min. <br> $V C C=V C C$ Max. |
| $\begin{aligned} & \mathrm{VOH} \\ & \mathrm{VOL} \end{aligned}$ | Output " 1 " <br> Voltage " 0 " | $2.4^{* *}$ | $\begin{aligned} & 3.2^{* *} \\ & 0.35 \end{aligned}$ | $0 . \overline{5} 0$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & I O H=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min} . \\ & \mathrm{IOL}=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min} . \end{aligned}$ |
| $\begin{aligned} & \text { IOHE } \\ & \text { IOLE } \end{aligned}$ | Output Disable " 1 " <br> Current " 0 " | - | - | $\begin{gathered} +40 /+100 \\ -40 /-100 * * \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \mathrm{VOH}, \mathrm{VCC}=\mathrm{VCC} \text { Max. } \\ & \mathrm{VOL}=0.3 \mathrm{~V}, \mathrm{VCC}=\mathrm{VCC} \text { Max. } \end{aligned}$ |
| VCL | Input Clamp Voltage | - | - | -1.2 | V | IIN $=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | $-15^{* *}$ | - | -100** | mA | $V_{C C}=V_{C C} \text { Max. } V_{O U T}=0.0 \mathrm{~V}$ One Output Only for a Max. of 1 Second |
| ${ }^{\prime} \mathrm{Cc}$ | Power Supply Current | - | 90 | 110/130 | mA | VCC = VCC Max. All Inputs Grounded |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** "Three-State" only.


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{VCC}=+5 \mathrm{~V}$.

|  |  | $\begin{gathered} \mathrm{HM}-7610 / 11-5 \\ 5 \mathrm{~V} \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  | $\begin{aligned} & \text { HM-7610/11-2/-8 } \\ & 5 \mathrm{~V} \pm 10 \% \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | "B" |  | " $A^{\prime \prime}$ |  | STD |  | "B" |  | " $A$ " |  | STD |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 25 | 35 | 35 | 45 | 40 | 60 | - | 50 | - | 65 | - | 75 | ns |
| TEA | Chip Enable Access Time | - | 25 | - | 25 | - | 25 | - | 30 | - | 30 | - | 30 | ns |
| TDA | Chip Disable Access Time | - | 25 | - | 25 | - | 25 | - | 30 | - | 30 | - | 30 |  |

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| $C_{\text {INA }}, C_{I N C E ~}$ | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

tr, $\mathbf{t f}<\mathbf{5 n s}$

* Volac and Vohac are the measured output Voltage levels WHILE ENABLED.
A.C. TEST LOAD


| SYMBOL | PARAMETER | S1 |
| :---: | :--- | :---: |
| TAA | Address Access Time | Closed |
| *TEA $_{1}$ | Chip Enable Access Time from <br> "Three State" to $\mathrm{V}_{\mathrm{OH}}$ | Open |
| TEA $_{2}$ | Chip Enable Access Time <br> to VOL | Closed |
| *TDA $_{1}$ | Chip Disable Access Time from <br> $V_{O H}$ to "Three State" | Open |
| TDA $_{2}$ | Chip Disable Access Time from <br> $V_{O L}$ | Closed |

* Applies to "Three-State" only.

HM-7620/21<br>HIGH SPEED $512 \times 4$ PROM<br>HM-7620- Open Collector Outputs HM-7621 - "Three State" Outputs

## Features

- FAST ADDRESS ACCESS TIME
HM-7620/21 . . . . . . . . . . . . . . . . . . 70 ns MAXIMUM
HM-7620A/21A . . . . . . . . . . . . . . . . . 50 ns MAXIMUM
HM-7620B/21B . . . . . . . . . . . . . . . . . 40 ns MAXIMUM
- "THREE STATE" OR OPEN COLLECTOR OUTPUTS AND A SINGLE CHIP ENABLE INPUT
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE-ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- INPUTS AND OUTPUTS TTL COMPATIBLE
- FAST ACCESS TIME-GUARANTEED FOR WORST CASE $\mathbf{N}^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES.
- PIN COMPATIBLE WITH INDUSTRY STANDARD 2K PROMs.


## Description

The HM-7620/21 are fully decoded high speed Schottky TTL 2048 bit Field Programmable ROM's in a 512 word by 4 bit/word format with open collector (HM-7620) or "three state" (HM-7621) outputs. These PROMs are available in 16 pin D.I.P. (ceramic or power plastic).
All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.
The HM-7620/21 contain test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametric and A. C. performance. The fuses in these test rows and columns are blown prior to shipment.

This PROM is intended for use in state of the art high speed logic systems. Nickel-chromium fuse technology is used on these and all other Harris Bipolar PROMs.
There is a single chip enable input on the HM-7620/21 where $\overline{C E}$ low enables the chip.

## Pinout



| $\mathrm{A}_{0}-\frac{\mathrm{A} 8}{\overline{C E}}$ | Address Inputs |
| :--- | :--- |
| $\mathrm{O}_{1}-\mathrm{O} 4$ | Chip Enable Input |
| Data Outputs |  |

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V | Storage Temperature | $-650^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: | :--- | ---: |
| Address/Enable Input Voltage | 5.5 V | Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Address/Enable Input Current | -20 mA | Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |
| Output Sink Current | 100 mA |  |  |
| CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a |  |  |  |
| stress only rating and functional operation of the device at these or at any other conditions above those indicated in the operational |  |  |  |
| sections of this specification is not implied. | (While programming, follow the programming specifications.) |  |  |

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

HM-7620/21-5 (VCC $=5.0 \mathrm{~V} \pm 5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $\left.+75^{\circ} \mathrm{C}\right)$
HM-7620/21-2/-8 (VCC $=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55{ }^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " A ", " B "/Std. Positive current defined as into device terminals.

| SYMboL | PARAMETER |  | MIN | TYP | max | UNITS | test conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{IIH} \\ & \text { IIL } \end{aligned}$ | Address/enable Input Current | ${ }^{\prime \prime \prime \prime \prime \prime \prime \prime \prime}$ | - | - | $\begin{gathered} +40 \\ -100 /-250 \end{gathered}$ | ${ }_{\mu A}^{\mu A}$ | $\begin{aligned} & V_{I H}=V C c \text { Max. } \\ & V_{I L}=0.45 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & V_{V H} \\ & V_{I L} \end{aligned}$ | Input Threshold Voltage | $\begin{aligned} & \text { "1" " " } \\ & \hline 0 \end{aligned}$ | ${ }^{2.0}{ }^{\text {- }}$ | - | - . $^{*}$ | v | VCC = VCC Min. VCC = VCC Max. |
| $\begin{aligned} & \mathrm{VOH} \\ & \text { VOL } \end{aligned}$ | Output Voltage | $\begin{aligned} & \text { "1" } \\ & .0 " \\ & \hline 10 \end{aligned}$ | $2.4^{* *}$ | $\begin{aligned} & 3.2^{* *} \\ & 0.35 \end{aligned}$ | 0.50 | $\bar{v}$ | $\begin{aligned} & 1 O H=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \text { Min. } . \\ & 1 O L=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \text { Min. } \end{aligned}$ |
| IOHE | Output Disable Current |  | - | - | $\begin{gathered} +40 /+100 \\ -40 /-100^{* *} \end{gathered}$ | $\begin{gathered} \mu \mathrm{A} \\ \mu \mathrm{~A} \end{gathered}$ | $\begin{aligned} & \mathrm{VOH}, \mathrm{VCC}=\mathrm{VCC} \operatorname{Max} . \\ & \mathrm{VOL}=0.3 \mathrm{~V}, \mathrm{VCC}=\mathrm{VCC} \text { Max. } \end{aligned}$ |
| VCL | Input Clamp Volt |  | - | - | -1.2 | v | IIN $=-18 \mathrm{~mA}$ |
| 108 | Output Short Cir Current |  | -15** | - | -100** | mA | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}}$ Max. $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ One Output Only for a Max. of 1 Second |
| ICC | Power Supply Cur |  | - | 90 | 120/130 | ma | $\mathrm{VCC}=\mathrm{VCC}$ Max. All Inputs Grounded |

> *These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
> * "Three-State" only.

## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V}$.

|  |  | $\begin{gathered} \text { HM-7620/21-5 } \\ 5 V \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  | $\begin{gathered} \text { HM-7620/21-2/8 } \\ 5 V \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | "B" |  | " $A^{\prime \prime}$ |  | STD |  | "B" |  | " $A$ " |  | STD |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 30 | 40 | 40 | 50 | 50 | 70 | - | 55 | - | 70 | - | 85 | ns |
| TEA | Chip Enable Access Time | - | 25 | - | 25 | - | 25 | - | 30 | - | 30 | - | 30 | ns |
| TDA | Chip Disable Access Time | - | 25 | - | 25 | - | 25 | - | 30 | - | 30 | - | 30 | ns |

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $T_{A}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

tr, tf<5ns
*Volac AND Vohac Are the measured output Voltage levels WHILE ENABLED.

## A.C. TEST LOAD



| SYMBOL | PARAMETER | S1 |
| :---: | :--- | :---: |
| TAA | Address Access Time | Closed |
| *TEA 1 | Chip Enable Access Time from <br> "Three State" to $V_{\text {OH }}$ | Open |
| TEA $_{2}$ | Chip Enable Access Time <br> to V |  |
| *TDA $_{1}$ | Chip Disable Access Time from <br> $V_{O H}$ to "Three State" | Open |
| TDA $_{2}$ | Chip Disable Access Time from <br> $V_{\text {OL }}$ | Closed |

*Applies to 'Three-State" only.

## Features

- FAST ADDRESS ACCESS TIME

HM-7640/41 . . . . . . . . . . . . . . . . . . 70 ns MAXIMUM
HM-7640A/41A . . . . . . . . . . . . . . . . 45 ns MAXIMUM

- "THREE STATE" OR OPEN COLLECTOR OUTPUTS AND FOUR CHIP ENABLE INPUTS.
- simple high speed programming procedure - one pulse/bit ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N ${ }^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES.
- PIN COMPATIBLE WITH INDUSTRY STANDARD 4K PROMs.


## Description

The HM-7640/41 are fully decoded high speed Schottky TTL 4096 bit Field Programmable ROMs in a 512 word by 8 bit/word format with open collector (HM-7640) or "three-state" (HM-7641) outputs. These PROMs are available in a 24 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.

Nickel-chromium fuse technology is used on this and all other Harris Bipolar PROMs.

The HM-7640/41 contain test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametric and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There are four chip enable inputs on the HM-7640/41 where $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ low and $\mathrm{CE}_{3}$ and $\mathrm{CE}_{4}$ high enables the chip.

## Pinouts

| TOP VIEW - DIP |  |  |
| :---: | :---: | :---: |
| $\mathrm{A}_{7}{ }_{1}$ | 24 | $\mathrm{V}_{\mathrm{Cc}}$ |
| $\mathrm{A}_{6} \mathrm{l}_{2}$ | 23 | $\mathrm{A}_{8}$ |
| $\mathrm{A}_{5}{ }^{4}$ | 22 | NC |
| $\mathrm{A}_{4} 4$ | 21 | $\overline{C E} \overline{1}_{1}$ |
| $\mathrm{A}_{3} 5$ | 20 | $\overline{C E}_{2}$ |
| $\mathrm{A}_{2} 6$ | 19 | $\mathrm{CE}_{3}$ |
| $\mathrm{A}_{1} \mathrm{Cl}_{7}$ | 18 | $\mathrm{JCE}_{4}$ |
| $\mathrm{A}_{0} 8$ | 17 | $\mathrm{O}_{8}$ |
| $\mathrm{O}_{1} \mathrm{Cl}^{1}$ | 16 | $\mathrm{J}_{7}$ |
| $\mathrm{O}_{2} \mathrm{Cl}_{10}$ | 15 | $\mathrm{O}_{6}$ |
| $\mathrm{O}_{3} \mathrm{~L}_{11}$ | 14 | $\mathrm{J}_{5}$ |
| GND 12 | 13 | $\mathrm{JO}_{4}$ |

PIN NAMES
$\mathrm{A}_{0}-\mathrm{A}_{8}$ Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{8}$ Data Outputs $\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}, \mathrm{CE}_{3}, \mathrm{CE}_{4}$ Chip Enable Inputs

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

Output or Supply Voltage (Operating) -0.3 to +7.0 V Address/Enable Input Voltage 5.5 V
Address/Enable Input Current -20 mA
Output Sink Current
100 mA

Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature (Ambient) $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Maximum Junction Temperature $\quad+175^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS (Operating)
$\mathrm{HM}-7640 / 41-5\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ $H M-7640 / 41-2 /-8\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " $A$ " $/$ Std. Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: | :---: | :--- |
| IIH | Address/Enable "1" <br> Input Current " $0^{\prime \prime}$ |  |  |  |  |  |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** "Three-State" only.


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.

|  |  | $\begin{aligned} & \text { HM-7640/41-5 } \\ & 5 \mathrm{~V} \pm 5 \% \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | $\begin{aligned} & \text { HM-7640/41-2/-8 } \\ & 5 V \pm 10 \% \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | " $A$ " |  | STD |  | "A" |  | STD |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 35 | 45* | 50 | 70 | - | 60* | - | 85 | ns |
| TEA | Chip Enable Access Time | - | 35 | - | 40 | - | 45 | - | 50 | ns |
| TDA | Chip Disable Access Time | - | 35 | - | 40 | - | 45 | - | 50 | ns |

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .
*TAA is 50 ns for HM-7640A-5 and 65ns for HM-7640A-2/-8
CAPACITANCE: $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period ( $\mathrm{T}_{\mathrm{AA}}$ ); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

tr, $\mathbf{t f}<\mathbf{5 n s}$

* Volac And Vohac Are the measured output voltage levels WHILE ENABLED.


## A.C. TEST LOAD



| SYMBOL | PARAMETER | S1 |
| :---: | :---: | :---: |
| TAA | Address Access Time | Closed |
| ${ }^{*} \mathrm{TEA}_{1}$ | Chip Enable Access Time from "Three State" to $\mathrm{VOH}_{\mathrm{OH}}$ | Open |
| TEA2 | Chip Enable Access Time to $\mathrm{V}_{\mathrm{OL}}$ | Closed |
| ${ }^{*} \mathrm{~T}_{\text {DA }}{ }_{1}$ | Chip Disable Access Time from $\mathrm{V}_{\mathrm{OH}}$ to "Three State" | Open |
| $T^{\text {DA }} 2$ | Chip Disable Access Time from VOL | Closed |

*Applies to "Three-State" only.

## Features

- FAST ADDRESS ACCESS TIME
HM-7642/43 . . . . . . . . . . . . . . . . . . . . . . . . . . 60ns MAXIMUM
HM-7642A/43A . . . . . . . . . . . . . . . . . . . . 50ns MAXIMUM
HM-7642B/43B . . . . . . . . . . . . . . . . . . . . . 45ns MAXIMUM
- "THREE STATE" OR OPEN COLLECTOR OUTPUTS AND TWO CHIP ENABLE INPUTS
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N ${ }^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES.
- PIN COMPATIBLE WITH INDUSTRY STANDARD 4K PROMs.


## Description

The HM-7642/43 are fully decoded high speed Schottky TTL 4096 bit Field Programmable ROMs in a 1 K word by 4 bit/word format with open collector (HM-7642) or "three state" (HM-7643) outputs. These PROM's are available in an 18 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.

Nickel-Chromium fuse technology is used on these and all other Harris Bipolar PROMs.

The HM-7642/43 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There are two chip enable inputs on the $\mathrm{HM}-7642 / 43 . \overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ low enables the chip.

Pinout
TOP VIEW-DIP


PIN NAMES
$A_{0}-A_{9}$ ADDRESS INPUTS
$\mathrm{O}_{1}-\mathrm{O}_{4}$ DATA OUTPUTS
$\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}$ CHIP ENABLE INPUTS

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V, |
| :--- | ---: |
| Address/Enable Input Voltage | 5.5 V |
| Address/Enable Input Current | -20 mA |
| Output Sink Current | 100 mA |

Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature (Ambient) $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Junction Temperature $+175^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

$\mathrm{HM}-7642 / 43-5\left(\mathrm{~V} C \mathrm{C}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75{ }^{\circ} \mathrm{C}\right)$
HM-742/43-2/-8 (VCC $=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $\left.+125{ }^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " $\mathrm{B}^{\prime \prime} / \mathrm{"} \mathrm{A}$ " $/ \mathrm{Std}$.
Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & I_{I H} \\ & I_{I L} \end{aligned}$ | Address/Enable " 1 " Input Current " 0 " | - | - | $\begin{gathered} +40 \\ -100 /-250 /-250 \end{gathered}$ | $\begin{aligned} & \mu A \\ & \mu A \end{aligned}$ | $\begin{aligned} & V_{1 H}=V_{C C} \text { Max. } \\ & V_{1 L}=0.45 V \end{aligned}$ |
| $\begin{aligned} & V_{I H} \\ & V_{I L} \end{aligned}$ | Input Threshold " 1 " Voltage 0 " | 2.0* | - | $\overline{0.8^{*}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C}=V_{C C} \text { Min. } \\ & V_{C C}=V_{C C} \text { Max. } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ $V_{O L}$ | Output $\quad " 1 "$  <br> Voltage $" 0 "$ | 2.4** | $\begin{aligned} & 3.2 * * \\ & 0.35 \end{aligned}$ | $0 . \overline{50}$ | $\begin{aligned} & V \\ & v \end{aligned}$ | $\begin{aligned} & I_{O H}=-2.0 \mathrm{~mA}, V_{C C}=V C C M i n . \\ & I_{O L}=+16 \mathrm{~mA}, V_{C C}=V_{C C} M i n . \end{aligned}$ |
| IOHE <br> IOLE | $\begin{array}{\|l\|} \hline \text { Output Disable "1" } \\ \text { Current } \end{array}$ | - | - | $\begin{aligned} & +40 /+40 /+100 \\ & -40 /-40 /-100 * * \end{aligned}$ | $\begin{aligned} & \mu A \\ & \mu A \end{aligned}$ | $\begin{aligned} & V_{O H}, V_{C C}=V_{C C} \text { Max. } \\ & V_{O L}=0.3 V, V_{C C}=V_{C C} \text { Max. } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Voltage | - | - | -1.2 | V | $I_{\text {IN }}=-18 \mathrm{~mA}$ |
| Ios | Output Short Circuit Current | -15** | - | -100** | mA | $V_{C C}=V_{C C}$ Max. $V_{\text {OUT }}=0.0 \mathrm{~V}$, One Output at a Time for a Max. of 1 Second |
| ${ }^{\prime} \mathrm{CC}$ | Power Supply Current | - | 100 | 140 | mA | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}}$ Max., All Inputs Grounded. |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
**"Three-State" only.
A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $\mathrm{T}_{\mathrm{A}} .=25^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V}$.

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $T_{A}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |

## HM-7642/43 SWITCHING TIME DEFINITIONS



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

tr, $\mathrm{tf}<\mathbf{5 n s}$

* Volac And Vohac ARE the measured output Voltage levels WHILE ENABLED.
A.C. TEST LOAD

PROM OUTPUT


| SYMBOL | PARAMETER | S1 |
| :---: | :---: | :---: |
| TAA | Address Access Time | Closed |
| *TEA1 | Chip Enable Access Time from "Three State" to $\mathrm{V}_{\mathrm{OH}}$ | Open |
| TEA2 | Chip Enable Access Time to $\mathrm{V}_{\mathrm{OL}}$ | Closed |
| ${ }^{*} \mathrm{~T}_{\text {DA }} 1$ | Chip Disable Access Time from $\mathrm{VOH}_{\mathrm{OH}}$ to "Three State" | Open |
| TDA 2 | Chip Disable Access Time from $\mathrm{V}_{\mathrm{OL}}$ | Closed |

*Applies to "Three-State" only.

## Features

- FAST ADDRESS ACCESS TIME
HM-7649 . . . . . . . . . . . . . . . . . . . 60 ns MAXIMUM
HM-7649A . . . . . . . . . . . . . . . . . 45 ns MAXIMUM
- "THREE STATE" OUTPUTS AND A SINGLE CHIP ENABLE INPUT
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N ${ }^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES.
- PIN COMPATIBLE WITH THE 74S473
- LOW INPUT LOADING


## Description

The HM-7949 is a fully decoded high speed Schottky TTL 4096 bit Field Programmable ROM in a 512 word by 8 bit/word format with "Three-State" outputs. This PROM is available in a 20 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.

Nickel Chromium fuse technology is used on this and all other Harris Bipolar PROMs.

The pinout is identical to the 74S473 PROM.
The HM-7649 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametric and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There is a chip enable input on the HM-7649 where $\overline{\mathrm{CE}}$ low enables the device.

Pinout


## Logic Symbol



## Functional Diagram


(1) $=$ PIN NUMBER
$(20)=$ VCC
(10) = GND

## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V |
| :--- | ---: |
| Address/Enable Input Voltage | 5.5 V |
| Address/Enable Input Current | -20 mA |
| Output Sink Current | 100 mA |


| Storage Temperature | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS (Operating)
$\mathrm{HM}-7649-5\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$
$\mathrm{HM}-7649-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " $A$ "/Std. Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IIH } \\ & \text { IIL } \end{aligned}$ | $\begin{array}{ll}\text { Address/Enable "1" } \\ \text { Input Current } & \text { " } 0 \text { " }\end{array}$ | - | - | $\begin{gathered} +25 \\ -100 /-250 \end{gathered}$ | $\begin{aligned} & \mu A \\ & \mu A \end{aligned}$ | $\begin{aligned} & \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 V \end{aligned}$ |
| $\begin{aligned} & \text { VIH } \\ & \text { VIL } \end{aligned}$ | $\begin{array}{ll}\text { Input Threshold "1" } \\ \text { Voltage } & \text { " }\end{array}$ <br> Voltage " 0 " | 2.0* | - | $\overline{-}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ | $\begin{aligned} & \text { VCC }=\text { VCC Min. } \\ & \text { VCC }=\text { VCC Max. } \end{aligned}$ |
| $\begin{aligned} & \mathrm{VOH} \\ & \mathrm{VOL} \end{aligned}$ | Output " 1 " <br> Voltage " 0 " | $2.4$ | $\begin{aligned} & 3.2 \\ & 0.35 \end{aligned}$ | $0.50$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1 O H=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} M \mathrm{Min} . \\ & 1 O L=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min.} \end{aligned}$ |
| $\begin{aligned} & \text { IOHE } \\ & \text { IOLE } \end{aligned}$ | $\begin{array}{ll}\text { Output Disable } & \text { " } 1 \text { " } \\ \text { Current } & " 0 "\end{array}$ | - | - | $\begin{aligned} & +40 \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu A \\ & \mu A \end{aligned}$ | VOH, VCC = VCC Max. <br> $V O L=0.3 V, V C C=V C C$ Max. |
| VCL | Input Clamp Voltage | - | - | -1.2 | $\checkmark$ | IIN $=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -20 | - | -100 | mA | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{Cc}}$ Max. $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$, One Output Only for a Max. of 1 Second |
| ${ }^{\prime} \mathrm{Cc}$ | Power Supply Current | - | 120 | 170 | mA | VCC $=$ VCC Max. All Inputs Grounded |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.

|  |  | $\begin{gathered} \text { HM-7649-5 } \\ 5 V+5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  |  |  | $\begin{gathered} H M-7649-2 /-8 \\ 5 V \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | " $A^{\prime \prime}$ |  | STD |  | " $\mathrm{A}^{\prime \prime}$ |  | STD |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 35 | 45 | 40 | 60 | - | 60 | - | 80 | ns |
| TEA | Chip Enable Access Time | - | 35 | - | 40 | - | 45 | - | 50 | ns |
| TDA | Chip Disable Access Time | - | 35 | - | 40 | - | 45 | - | 50 | ns |

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| CINA, CINCE $^{\text {COUT }}$ | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |  |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD


This is the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

| SYMBOL | PARAMETER | S1 |
| :---: | :---: | :---: |
| TAA | Address Access Time | Closed |
| TEA ${ }_{1}$ | Chip Enable Access Time from "Three State" to $\mathrm{V}_{\mathrm{OH}}$ | Open |
| TEA ${ }_{2}$ | Chip Enable Access Time from "Three State" to VOL | Closed |
| TDA 1 | Chip Disable Access Time from $\mathrm{V}_{\mathrm{OH}}$ to "Three State" | Open |
| $\mathrm{T}^{\text {D }}{ }_{2}$ | Chip Disable Access Time from $V_{\text {OL }}$ to "Three State" | Closed |

## Features

## - FAST ADDRESS ACCESS TIME

> HM-7681 . . . . . . . . . . . . . . . . . . . 70 ns MAXIMUM
> HM-7681A . . . . . . . . . . . . . . . . . . 50 ns MAXIMUM

- "THREE STATE" OUTPUTS AND FOUR CHIP ENABLE INPUTS
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE-ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N2 SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES
- PIN COMPATIBLE WITH INDUSTRY STANDARD 8K PROMs


## Description

The HM-7681 is a fully decoded high speed Schottky TTL 8192 bit Field Programmable ROM in a 1 K word by 8 bit/word format with "Three State" outputs. This PROM is available in a 24 pin D.I.P. (ceramic or power plastic).

All bits are manufactured storing a logic " 1 " (Positive Logic) and can be selectively programmed for a logical " 0 " in any one bit position.

Nickel-chromium fuse technology is used on this and all other HARRIS Bipolar PROMs.

The HM-7681 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametric and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There are four chip enable inputs on the HM-7681. $\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}$ low, and $C E_{3}, C E_{4}$ high enables the chip.

## Pinouts



PIN NAMES
$A_{0}-A_{9}$ Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{8}$ Data Outputs
$\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}, \mathrm{CE}_{3}, \mathrm{CE}_{4}$ Chip Enable Inputs

## Logic Symbol



## Functional Diagram


(12) $=$ GND

## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V |
| :--- | ---: |
| Address/Enable Input Voltage | 5.5 V |
| Address/Enable Input Current | -20 mA |
| Output Sink Current | 100 mA |


| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature (Ambient) | $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

$\mathrm{HM}-7681-5\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75{ }^{\circ} \mathrm{C}\right)$
$\mathrm{HM}-7681-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}$.
NOTE: Multiple entries refer to parameter values for " $A$ "/Std. Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { III } \\ & \hline \end{aligned}$ | $\begin{array}{ll}\text { Address/enable " } 1 \text { " } \\ \text { Input Current } & \text { " } 0 \text { " }\end{array}$ | - | - | $\begin{gathered} +40 \\ -100 /-250 \end{gathered}$ | ${ }_{\mu \mathrm{A}}^{\mu \mathrm{A}}$ | $\begin{aligned} & V_{I H}=V_{C C} M a x . \\ & V_{I L}=0.45 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \hline \text { VIH } \\ & \text { VIL } \end{aligned}$ | Input Threshold " 1 " <br> Voltage " 0 " | $2.0^{*}$ | - | $\overline{0.8^{*}}$ | $\bar{v}$ | $\mathrm{VCC}=\mathrm{VCC}$ Min. <br> $\mathrm{VCC}=\mathrm{VCC}$ Max. |
| VOH VOL | Output "1"  <br> Voltage " 0 " | $2.4$ | $\begin{gathered} 3.2 \\ 0.35 \end{gathered}$ | $\overline{0.50}$ | $\bar{v}$ | $\mathrm{IOH}=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. $\mathrm{IOL}=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. |
| IOHE IOLE | Output Disable "1"  <br> Current " 0 " | - | - | $\begin{aligned} & +40 \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\mathrm{VOH}, \mathrm{VCC}=\mathrm{VCC}$ Max. <br> $\mathrm{VOL}=0.3 \mathrm{~V}, \mathrm{VCC}=\mathrm{Vcc}$ Max. |
| VCL | Input Clamp Voltage | - | - | -1.2 | $\checkmark$ | $1 \mathrm{IN}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -15 | - | -100 | mA | VCC $=$ VCC Max., VOUT $=0.0 \mathrm{~V}$ One Output Only for a Max. of 1 Second |
| Icc | Power Supply Current | - | 130 | 170 | mA | VCC $=$ VCc Max. All Inputs Grounded |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.


## A.C. ELECTRICAL CHARACTERISTICS (Operating) <br> Typical Measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.

|  |  | $\begin{gathered} \mathrm{HM}-7681-5 \\ 5 \mathrm{~V} \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  |  | $H M-7681-2 / 8$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> STD |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | " A " |  | STD |  |  |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 40 | 50 | 50 | 70 | - | 90 | ns |
| TEA | Chip Enable Access Time | - | 35 | - | 40 | - | 50 | ns |
| TDA | Chip Disable Access Time | - | 35 | - | 40 | - | 50 | ns |

A.C. Limits guaranteed for worst case $\mathrm{N}^{2}$ sequencing with maximum test frequency of 5 MHz .

CAPACITANCE : $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA): however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD


HM-7685

## Features

- FAST ADDRESS ACCESS TIME
HM-7685 . . . . . . . . . . . . . . . . . . . . . . . . . . . 70ns MAXIMUM
HM-7685A . . . . . . . . . . . . . . . . . . . . . . . . 50ns MAXIMUM
- "THREE STATE" OUTPUTS AND A SINGLE CHIP ENABLE INPUT
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N2 SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES
- PIN COMPATIBLE WITH INDUSTRY STANDARD 8K PROMs


## Description

The HM-7685 is a fully decoded high speed Schottky TTL 8192- bit Field Programmable ROM in a 2 K word by a 4 bit/word format with "Three State" outputs. This PROM is available in an 18 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (positive logic) and can be selectively programmed for a logical " 0 " in any bit position.

Nickel-chromium fuse technology is used on this and all other Harris Bipolar PROMs.

The HM-7685 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A. C. performance. The fuses in these test rows and columns are blown prior to shipment.

There is a chip enable on the HM-7685. $\overline{\mathrm{CE}}$ low enables the chip.

## Pinouts

TOP VIEW - DIP


PIN NAMES
$\mathrm{A}_{0}-\mathrm{A}_{10}$ Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{4}$ Data Outputs
$\overline{C E}$ Chip Enable Input

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V | Storage Temperature | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: | :--- | ---: |
| Address/Enable Input Voltage | 5.5 V | Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Address/Enable Input Current | -20 mA | Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |
| Output Sink Current | 100 mA |  |  |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS (Operating) $\mathrm{HM}-7685-5\left(\mathrm{~V} C \mathrm{C}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75{ }^{\circ} \mathrm{C}$ )

HM-7685-2/-8 ( $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55{ }^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ )
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{C}}=+5 \mathrm{~V}$
NOTE: Multiple entries refer to parameter values of " $A$ "/Std. Positive current defined as into device terminals.

| SYMBOL | PARAMETER |  | MIN | TYP | MAX | UNITS |
| :---: | :--- | :---: | :---: | :---: | :---: | :--- |$|$ TEST CONDITIONS

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical measurements are at $T_{A}=250 \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}$.

|  |  | $\begin{aligned} & \text { HM-7685-5 } \\ & 5 V \pm 5 \% \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | $\begin{aligned} & H M-7685-2 /-8 \\ & 5 V \pm 10 \% \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | " $A^{\prime \prime}$ |  | STD |  | " $A^{\prime \prime}$ |  | STD |  |  |
| SYMBOL | PARAMETER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNITS |
| TAA | Address Access Time | 40 | 50 | 50 | 70 | - | 60 | - | 90 | ns |
| TEA | Chip Enable Access Time | - | 30 | - | 40 | - | 35 | - | 50 | ns |
| TDA | Chip Disable Access Time | - | 30 | - | 40 | - | 35 | - | 50 | ns |

A.C. limits guaranteed for worst case N 2 sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $T_{A}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to driveedge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD


This is the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

| SYMBOL | PARAMETER | S1 |
| :---: | :---: | :---: |
| TAA | Address Access Time | Closed |
| TEA ${ }_{1}$ | Chip Enable Access Time from "Three State" to $\mathrm{V}_{\mathrm{OH}}$ | Open |
| $\mathrm{T}_{\mathrm{EA}}{ }^{2}$ | Chip Enable Access Time from "Three State" to VOL | Closed |
| TDA1 | Chip Disable Access Time from $\mathrm{VOH}_{\mathrm{OH}}$ to "Three State" | Open |
| TDA ${ }_{2}$ | Chip Disable Access Time from $V_{\text {OL }}$ to "Three State" | Closed |

## Features

- FAST ADDRESS ACCESS TIME
HM-76161 . . . . . . . . . . . . . . . . . . . . . . . . . . 60ns MAXIMUM
- "THREE STATE" OUTPUTS AND THREE CHIP ENABLE INPUTS
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE ${ }^{2} \mathbf{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES
- PIN COMPATIBLE WITH INDUSTRY STANDARD 16K PROMs


## Description

The HM-76161 is a fully decoded high speed Schottky TTL 16,384 bit Field Programmable ROM in a 2 K word by 8 bit/word format with "Three State" outputs. This PROM is available in a 24 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical " 1 " (Positive Logic) and can be selectively programmed for a logical " 0 " in any bit position.

The nickel-chromium fuse technology used is the same as all other Harris Bipolar PROMs and the JAN approved MIL-M-38510 PROMs.

The HM-76161 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There are three chip enable inputs on the $\mathrm{HM}-76161 . \overline{\mathrm{CE}}_{1}$ low, $\mathrm{CE}_{2}$ high, and $\mathrm{CE}_{3}$ high enables the device.

Pinout


## Logic Symbol



## Functional Diagram

> ( $)=$ PIN NUMBER $(24)=V C C$
12) $=$ GND


## ABSOLUTE MAXIMUM RATINGS

Output or Supply Voltage (Operating) -0.3 to +7.0 V
Address/Enable Input Voltage 5.5 V
Address/Enable Input Current $\quad-20 \mathrm{~mA}$
Output Sink Current $\quad 100 \mathrm{~mA}$

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature (Ambient) $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Maximum Junction Temperature $\quad+175^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS (Operating)
$\mathrm{HM}-76161-5\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75{ }^{\circ} \mathrm{C}$ )
$\mathrm{HM}-76161-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.
NOTE: Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \mathrm{IIH} \\ & \mathrm{IIL} \end{aligned}$ | Address/Enable " 1 " Input Current $" 0$ " | - | - | $\begin{gathered} \hline \hline+40 \\ -100 \end{gathered}$ | $\begin{aligned} & \hline \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \hline \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & V_{I H} \\ & V_{I L} \end{aligned}$ | $\begin{aligned} & \text { Input Threshold " } 1 \text { " } 1 \text { " } \\ & \text { Voltage } \end{aligned}$ | $2.0^{*}$ | - | $0.8^{*}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ | $\begin{aligned} & \mathrm{VCC}=\mathrm{VCC} \operatorname{Min} . \\ & \mathrm{VCC}=\mathrm{VCC} \text { Max. } \end{aligned}$ |
| VOH VOL | Output $" 1 "$ <br> Voltage $" 0 "$ | $2.4$ | $\begin{aligned} & 3.2 \\ & 0.35 \end{aligned}$ | $0.50$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ | $1 O H=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min}$. <br> $1 \mathrm{OL}=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. |
| IOHE IOLE | $\begin{array}{ll} \hline \text { Output Disable } & \text { " } 1 \text { " } \\ \text { Current } & " 0 \text { " } \end{array}$ | - | - | $\begin{aligned} & +40 \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\mathrm{VOH}, \mathrm{VCC}=\mathrm{VCC}$ Max. <br> $\mathrm{VOL}=0.3 \mathrm{~V}, \mathrm{VCC}=\mathrm{VCC}$ Max. |
| VCL | Input Clamp Voltage | - | - | -1.2 | $\checkmark$ | $\mathrm{IIN}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -15 | - | -100 | mA | $V_{C C}=V_{C C} \text { Max. } V_{O U T}=0.0 \mathrm{~V}$ One Output at a Time for Max. of 1 Second |
| ICC | Power Supply Current | - | 130 | 180 | mA | VCC $=$ VCC Max., All Inputs Grounded. |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}$

A.C. limits guaranteed for worst case $N^{2}$ sequencing with maximum test frequency of 5 MHz

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD

This is the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

total capacitance

| SYMBOL | PARAMETER | S1 |
| :---: | :---: | :---: |
| TAA | Address Access Time | Closed |
| TEA $_{1}$ | Chip Enable Access Time from <br> "Three State" to $V_{O H}$ | Open |
| TEA $_{2}$ | Chip Enable Access Time from <br> "Three State" to $V_{O L}$ | Closed |
| TDA $_{1}$ | Chip Disable Access Time from <br> $V_{O H}$ to "Three State" | Open |
| TDA $_{2}$ | Chip Disable Access Time from <br> $V_{O L}$ to "Three State" | Closed |

HM-76161B
Preview

## Features

- 35 nsec MAXIMUM ADDRESS ACCESS TIME ( $0^{\circ} \mathrm{C}$ TO +75 ${ }^{\circ} \mathrm{C}$ )
- "THREE STATE" OUTPUTS AND THREE CHIP ENABLE INPUTS
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY.
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N2 SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES
- PIN COMPATIBLE WITH INDUSTRY STANDARD 16K PROMs.


## Description

The HM-76161 is a fully decoded high speed Schottky TTL 16,384 bit Field Programmable ROM in a 2 K word by 8 bit/word format with 'Three State" outputs. This PROM is available in a 24 pin DIP (ceramic or power plastic).

All bits are manufactured storing a logical "1" (Positive Logic) and can be selectively programmed for a logical " 0 " in any bit position.

The nickel-chromium fuse technology used is the same as all other Harris Bipolar PROMs and the JAN approved MIL-M-38510 PROMs.

The HM-76161 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

There are three chip enable inputs on the HM-76161. $\overline{\mathrm{CE}}_{1}$ low, $\mathrm{CE}_{2}$ high, and $\mathrm{CE}_{3}$ high enables the device.

## Pinout

O

## Logic Symbol



## Functional Diagram



## Features

- 60ns MAXIMUM ADDRESS ACCESS TIME
- "THREE STATE" OUTPUTS WITH TWO ACTIVE LOW CHIP ENABLES
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE $\mathbf{N}^{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE RANGES
- INDUSTRY STANDARD 0.300 INCH 20 PIN PACKAGE
- PRODUCED ON MIL-M-38510 QUALIFIED WAFER FAB LINE
- SIMPLE HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT TYPICALLY ASSURES FAST PROGRAMMING AND SUPERIOR RELIABILITY


## Description

The HM-76165 PROM is a fully decoded Schottky TTL 16,384 bit field programmable ROM in a 4 K word by $4 \mathrm{bit} /$ word format with "Three State" outputs. This PROM is available in a 20 pin 0.300 inch wide DIP.

All bits are manufactured storing a logical " 1 " and can be selectively programmed for a logical " 0 " in any bit position.

MIL-M-38510 qualified NiCr technology is used on the HM-76165 and all other HARRIS bipolar PROMs.

The HM-76165 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

The HM-76165 utilizes two chip enables where $\overline{\mathrm{CE}_{1}}$ low and $\overline{\mathrm{CE}_{2}}$ low enables the device.

Pinout
TOP VIEW - DIP

$A_{0}-A_{11}$ Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{4}$ Data Outputs
$\overline{\mathrm{CE}}_{1}, \overline{\mathrm{CE}}_{2}$ Chip Enable Inputs

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V | Storage Temperature | -650 C to +1500 C |
| :--- | ---: | :--- | ---: |
| Address/Enable Input Voltage | 5.5 V | Operating Temperature (Ambient) | -550 C to +1250 C |
| Address/Enable Input Current | -20 mA | Maximum Junction Temperature | +1750 C |
| Output Sink Current | 100 mA |  |  |
| CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These |  |  |  |
| are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational <br> sections of this specification is not implied. |  |  |  |

D.C. ELECTRICAL CHARACTERISTICS (Operating)
$\mathrm{HM}-76165-5\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$ ) $\mathrm{HM}-76165-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ Typical measurements are at $T_{A}=25{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$. NOTE: Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{IIH} \\ & \mathrm{IIL} \end{aligned}$ | Address/Enable Input Current " 0 " | - | $-50.0$ | $\begin{gathered} +40 \\ -100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 V \end{aligned}$ |
| $V_{I H}$ VIL | $\begin{aligned} & \text { Input Threshold " } 1 \text { " } \\ & \text { Voltage } 0 \text { " } \end{aligned}$ | $2.0^{*}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\overline{-} 8^{*}$ | $\begin{aligned} & V \\ & V \end{aligned}$ | $\begin{aligned} & V C C=V C C \text { Min. } \\ & V C C=V C C \text { Max. } . \end{aligned}$ |
| VOH <br> VOL | Output " 1 " <br> Voltage $" 0 "$ | $2.4$ | $\begin{aligned} & 3.2 \\ & 0.35 \end{aligned}$ | $0.50$ | $\begin{aligned} & V \\ & V \end{aligned}$ | $\mathrm{IOH}=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. $I O L=+16 m A, V C C=V C C$ Min. |
| $\begin{aligned} & \text { IOHE } \\ & \text { IOLE } \end{aligned}$ | $\begin{array}{ll} \hline \text { Output Disable } & " 1 " \\ \text { Current } & " 0 \text { " } \end{array}$ | $-$ | $-$ | $\begin{aligned} & +40^{* *} \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & V O H, V C C=V C C M a x . \\ & V O L=0.3 V, V C C=V C C \text { Max. } \end{aligned}$ |
| VCL | Input Clamp Voltage | - | - | -1.2 | $\checkmark$ | $\mathrm{IIN}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -15 | - | -100 | mA | VOUT $=0.0 \mathrm{~V}$, One Output at a Time for a Max. of 1 Second |
| ICC | Power Supply Current | - | 120 | 170 | mA | $V_{C C}=$ VCC Max., All Inputs Grounded. |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** $\mathrm{IOHE}=+60 \mu \mathrm{~A}$ for -2 and -8 .


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $T_{A}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$

|  |  | $\begin{gathered} H M-76165-5 \\ 5 V \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75{ }^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{aligned} & \text { HM-76165-2/-8 } \\ & 5 \mathrm{~V} \pm 10 \% \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TYPICAL | MAXIMUM | TYPICAL | MAXIMUM | UNITS |
| TAA | Address Access Time | 45 | 60 | 50 | 80 | ns |
| TEA | Chip Enable Access Time | 25 | 35 | 30 | 40 | ns |
| TDA | Chip Disable Access Time | 25 | 35 | 30 | 40 | ns |

A.C. limits guaranteed for worst case $\mathrm{N}^{2}$ sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.


* Volac and vohac are the measured output voltage levels WHILE ENABLED.
A.C. TEST LOAD



## Features

- 65ns MAXIMUM ADDRESS ACCESS TIME
- "THREE STATE" OUTPUTS AND TWO CHIP ENABLE CONTROLS
- SIMPLE HIGH SPEED PROGRAMMING - ONE PULSE/BIT TYPICAL
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE ${ }^{2} \mathbf{2}$ SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE
- PRODUCED ON MIL-M-38510 QUALIFIED WAFER FAB LINE
- INDUSTRY STANDARD 24 PIN PACKAGE


## Description

The HM-76321 is a fully decoded Schottky TTL 32,768 bit field programmable ROM in a 4 K word by 8 bit/word format with "Three State" outputs. This PROM is available in a 24 pin DIP.

All bits are manufactured storing a logical "1" (Positive Logic) and can be selectively programmed for a logical " 0 " in any bit position.

MIL-M-38510 qualified NiCr technology is used on the HM-76321 and all other HARRIS Bipolar PROMs.

The HM-76321 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

The HM-76321 utilizes two chip enable controls, where $\overline{\mathrm{CE}_{1}}$ low and $\mathrm{CE}_{2}$ high enables the device.

Pinout
TOP VIEW - DIP


Logic Symbol


## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: | :--- | ---: |
| Address/Enable Input Voltage | 5.5 V | Operating Temperature (Ambient) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Address/Enable Input Current | -20 mA | Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |
| Output Sink Current | 100 mA |  |  |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, follow the programming specifications.)

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

$\mathrm{HM}-76321-5\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+75{ }^{\circ} \mathrm{C}\right)$
$\mathrm{HM}-76321-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$.
NOTE: Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{IIH} \\ & \mathrm{IIL} \end{aligned}$ | Address/Enable " 1 " Input Current $" 0$ " | - | $-50.0$ | $\begin{aligned} & \hline+40 \\ & -100 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{aligned} & V_{I H}=\text { VCC Max. } \\ & V_{I L}=0.45 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \text { VIH } \\ & V_{I L} \end{aligned}$ | Input Threshold " 1 " <br> Voltage <br> $0 "$ | $2.0^{*}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\overline{0.8 *}$ | v | $\begin{aligned} & \mathrm{VCC}=\mathrm{VCC} \operatorname{Min} . \\ & \mathrm{VCC}=\mathrm{VCC} \text { Max. } \end{aligned}$ |
| VOH VOL | Output $" 1 "$ <br> Voltage " 0 " | $2.4$ | $\begin{gathered} 3.2 \\ 0.35 \end{gathered}$ | $\overline{0.50}$ | $\begin{aligned} & v \\ & v \end{aligned}$ | $\mathrm{IOH}=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. <br> $1 O L=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC}$ Min. |
| IOHE IOLE | $\begin{array}{ll}\text { Output Disable " } 1 \text { " } \\ \text { Current } & \text { " } 0 \text { " }\end{array}$ | - | - | $\begin{aligned} & +40^{* *} \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\mathrm{VOH}, \mathrm{VCC}=\mathrm{VCC}$ Max. <br> VOL $=0.3 \mathrm{~V}, \mathrm{VCC}=\mathrm{VCC}$ Max. |
| VCL | Input Clamp Voltage | - | - | -1.2 | V | $1 \mathrm{iN}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -15 | - | -100 | mA | VOUT $=0.0 \mathrm{~V}$, One Output at a Time for a Max. of 1 Second |
| ICC | Power Supply Current | - | - | 190 | mA | $\mathrm{V}_{\mathrm{CC}}=\mathrm{VCC}$ Max., All Inputs Grounded. |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** $\mathrm{I} \mathrm{OHE}=+100 \mu \mathrm{~A}$ for -2 and -8 .


## A.C. ELECTRICAL CHARACTERISTICS (Operating) <br> Typical measurements are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V}$

|  |  | $\begin{gathered} \text { HM-76321-5 } \\ 5 V \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} \text { HM-76321-2/-8 } \\ 5 V \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TYPICAL | MAXIMUM | TYPICAL | MAXIMUM | UNITS |
| TAA | Address Access Time | 45 | 65 | - | 85 | ns |
| TEA | Chip Enable Access Time | 25 | 35 | - | 40 | ns |
| TDA | Chip Disable Access Time | 25 | 35 | - | 40 | ns |

A.C. limits guaranteed for worst case $\mathrm{N}^{2}$ sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |



NOTE: As is common to all memory devices, output levels can be undefined during the address access period (TAA); however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD

total capacitance

| SYMBOL | PARAMETER | S1 |
| :---: | :--- | :--- |
| TAA | Address Access Time | Closed |
| TEA $_{1}$ | Chip Enable Access Time from <br> "Three State" to $V_{O H}$ | Open |
| TEA $_{2}$ | Chip Enable Access Time from <br> "Three State" to $V_{O L}$ | Closed |
| TDA $_{1}$ | Chip Disable Access Time from <br> $V_{O H}$ to "Three State" | Open |
| TDA $_{2}$ | Chip Disable Access Time from <br> $V_{O L}$ to "Three State" | Closed |

## Features

- 85ns MAXIMUM ADDRESS ACCESS TIME
- "THREE STATE" OUTPUTS
- ACTIVE LOW CHIP ENABLE CONTROL
- highest density available in the industry
- four fold increase in density over currently available 16K PROMS WITH $1 / 4$ POWER DISSIPATION PER BIT
- INDUSTRY STANDARD 24 PIN PACKAGE
- SIMPLE HIGH SPEED PROGRAMMING - ONE PULSE/BIT TYPICAL
- fast access time - guaranteed for worst case n ${ }^{2}$ sequencING OVER COMMERCIAL AND MILITARY TEMPERATURE AND voltage
- PRODUCED ON MIL-M-38510 QUALIFIED WAFER FAB LINE


## Description

The HM-76641 is a fully decoded Schottky TTL 65,536 bit field programmable ROM in an 8 K word by 8 bit/word format with "Three State" outputs. This PROM is available in a 24 pin DIP.

All bits are manufactured storing a logical " 1 " (Positive Logic) and can be selectively programmed for a logical " 0 " in any bit position.

MIL-M-38510 qualified NiCr technology is used on the HM-76641 and all other HARRIS bipolar PROMs.

The HM-76641 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

The HM-76641 utilizes a single chip enable, $\overline{\mathrm{CE}}$, which when low enables the device.

Pinout
TOP VIEW - DIP


PIN NAMES
A0-A12 Address Inputs
$\mathrm{O}_{1}-\mathrm{O}_{8}$ Data Outputs Chip Enable Inputs

## Logic Symbol



## Functional Diagram



## ABSOLUTE MAXIMUM RATINGS

| Output or Supply Voltage (Operating) | -0.3 to +7.0 V | Storage Temperature | -650 C to +1500 C |
| :--- | ---: | :--- | ---: |
| Address/Enable Input Voltage | 5.5 V | Operating Temperature (Ambient) | -550 C to +1250 C |
| Address/Enable Input Current | -20 mA | Maximum Junction Temperature | +1750 C |
| Output Sink Current | 100 mA |  |  |
| CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These |  |  |  |
| are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational |  |  |  |
| sections of this specification is not implied. (While programming, follow the programming specifications.) |  |  |  |

D.C. ELECTRICAL CHARACTERISTICS (Operating) $\mathrm{HM}-76641-5\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$ ) $\mathrm{HM}-76641-2 /-8\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Typical measurements are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}$.
NOTE: Positive current defined as into device terminals.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IIH } \\ & \text { IIL } \end{aligned}$ | Address/Enable Input Current " 0 " | $-$ | $-50.0$ | $\begin{gathered} +40 \\ -100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \text { VIH }=\text { VCC Max. } \\ & \text { VIL }=0.45 V \end{aligned}$ |
| VIH <br> VIL | $\begin{array}{ll}\text { Input Threshold " } 1 \text { " } \\ \text { Voltage } & \end{array}$ | $2.0^{*}$ <br> - | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\overline{-}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V C C=V C C M i n . \\ & V C C=V C C M a x . \end{aligned}$ |
| VOH <br> VOL | Output $" 1 "$ <br> Voltage $" 0 "$ | $2.4$ | $\begin{array}{r} 3.2 \\ 0.35 \end{array}$ | $\overline{-}$ | $\begin{aligned} & \text { V } \\ & \mathrm{V} \end{aligned}$ | $\begin{aligned} & \mathrm{IOH}=-2.0 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \operatorname{Min} . \\ & \mathrm{IOL}=+16 \mathrm{~mA}, \mathrm{VCC}=\mathrm{VCC} \mathrm{Min} . \end{aligned}$ |
| IOHE <br> IOLE | $\begin{array}{ll} \hline \text { Output Disable " } 1 \text { " } \\ \text { Current } & 0 \text { " } \end{array}$ | $-$ | - | $\begin{aligned} & +40^{* *} \\ & -40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & V O H, V C C=V C C \text { Max. } \\ & V O L=0.3 V, V C C=V C C \text { Max. } \end{aligned}$ |
| VCL | Input Clamp Voltage | - | - | -1.2 | V | $1 \mathrm{~N}=-18 \mathrm{~mA}$ |
| IOS | Output Short Circuit Current | -15 | - | -100 | mA | VOUT $=0.0 \mathrm{~V}$, One Output at a Time for a Max. of 1 Second |
| ICC | Power Supply Current | - | - | 190 | mA | VCC = VCC Max., All Inputs Grounded. |

* These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
** $\mathrm{I} \mathrm{OHE}=+100 \mu \mathrm{~A}$ for -2 and -8 .


## A.C. ELECTRICAL CHARACTERISTICS (Operating)

Typical Measurements are at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{C}}=+5 \mathrm{~V}$

|  |  | $\begin{gathered} H M-76641-5 \\ 5 \mathrm{~V} \pm 5 \% \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  | $\begin{gathered} \text { HM-76641-2/-8 } \\ 5 \mathrm{~V} \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TYPICAL | MAXIMUM | TYPICAL | MAXIMUM | UNITS |
| TAA | Address Access Time | 50 | 85 | - | 100 | ns |
| TEA | Chip Enable Access Time | 30 | 40 | - | 45 | ns |
| TDA | Chip Disable Access Time | 30 | 40 | - | 45 | ns |

A.C. limits guaranteed for worst case $N^{2}$ sequencing with maximum test frequency of 5 MHz .

CAPACITANCE: $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| CINA, CINCE | Input Capacitance | 8 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VIN}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| COUT | Output Capacitance | 10 | pF | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{VOUT}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |

## HM-76641 SWITCHING TIME DEFINITIONS



NOTE: As is common to all memory devices, output levels can be undefined during the address access period ( $\mathrm{T}_{\text {AA }}$ ): however, the outputs are guaranteed to reach stable levels by TAA. It is not recommended that outputs from this class of devices be used to drive edge triggered inputs on subsequent devices (counters, flip-flops, etc.) without proper intermediate synchronization.

A.C. TEST LOAD


## Features

- 50ns MAXIMUM ADDRESS ACCESS TIME $\left(0^{\circ} \mathrm{C}\right.$ TO $\left.+75^{\circ} \mathrm{C}\right)$
- "THREE STATE" OUTPUTS
- ACTIVE LOW CHIP ENABLE CONTROL
- HIGHEST DENSITY AVAILABLE IN THE INDUSTRY
- FOUR FOLD INCREASE IN DENSITY OVER CURRENTLY AVAILABLE 16K PROMs WITH 1/4 POWER DISSIPATION PER BIT
- INDUSTRY STANDARD 24 PIN PACKAGE
- SIMPLE HIGH SPEED PROGRAMMING - ONE PULSE/BIT TYPICAL
- FAST ACCESS TIME - GUARANTEED FOR WORST CASE N² SEQUENCING OVER COMMERCIAL AND MILITARY TEMPERATURE AND VOLTAGE


## Description

The HM-76641 is a fully decoded Schottky TTL 65,536 bit field programmable ROM in an 8K word by 8 bit/word format with "Three State" outputs. This PROM is available in a 24 pin DIP.

All bits are manufactured storing a logical " 1 " (Positive Logic) and can be selectively programmed for a logical " 0 " in any bit position.

MIL-M-38510 qualified NiCr technology is used on the HM-76641 and all other HARRIS bipolar PROMs.

The HM-76641 contains test rows and columns which are in addition to the storage array to assure high programmability and guarantee parametrics and A.C. performance. The fuses in these test rows and columns are blown prior to shipment.

The HM-76641 utilizes a single chip enable, $\overline{\mathrm{CE}}$, which when low enables the device.

## Pinout



PIN NAMES
$A_{0}-A_{12} \quad$ Address Inputs
$\mathrm{O}_{1}-\frac{\mathrm{O}_{8}}{\mathrm{CE}} \quad$ Data Outputs

## Logic Symbol



## Functional Diagram

 $\begin{array}{llllllll}\text { (3) } & \text { (2) } & \text { (1) } & (23) & (22) & (21) & (19) & (18) \\ A_{5} & A_{6} & A_{7} & A_{8} & A_{9} & A_{10} & A_{11} & A_{12}\end{array}$

- FIELD PROGRAMMABLE
- 64 WORDS/8 BITS PER WORD
- FULLY DECODED
- DTL/TTL COMPATIBLE
- $\mathbf{1 4 0 n s}$ ACCESS TIME


## Description

The JAN-0512 is a field programmable 64 word by 8 bit PROM. In an unprogrammed memory, all "Memory Elements" are short circuits so that logical "zeros" appear at each output bit position for any address input. "Electronic Programming" involves the alteration of specific "Memory Elements" to create logical "ones" in selected bit positions. This alteration is irreversible and cannot be accomplished under normal operating conditions.

Block Diagram


## Specifications JAN-0512

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Range
Input Voltage Range
Storage Temperature Range
Lead Temperature (Soldering 10 Seconds)
Thermal Resistance, Junction-to-Case
Output Supply Voltage
Output Sink Current
Maximum Power Dissipation, PD
Maximum Junction Temperature, $\mathrm{T}_{\mathrm{J}}$
-0.5 $V_{D C}$ to 7.0 $V_{D C}$
$-1.5 \mathrm{~V} D C$ at -12 mA to $5.5 \mathrm{~V} D C$ $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

JC' Case J $=30{ }^{\circ} \mathrm{C} / \mathrm{w}$
$-0.5 \mathrm{~V} D C$ to $7.0 \mathrm{~V} D C$ $+30 \mathrm{~mA}$
575 mWdc
$175^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

## Supply Voltage

Minimum High Level Input Voltage Maximum Low Level Input Voltage Normalized Fanout (Each Output) Ambient Operating Temperature Range
4.75 VDC Min. to 5.25 V DC Maximum $2.0 V_{D C}$ 0.8 VDC

6 Maximum ( 10 mA ) $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS

The electrical characteristics are as specified in the table and apply over the full recommended ambient operating temperature range, unless otherwise specified.

| SYMBOL | TEST | LIMITS |  | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX |  |  |
| VOL | Low Level Output Voltage |  | 0.45 | Volts | $\begin{aligned} & \mathrm{VCC}=4.75 \mathrm{~V} \\ & \mathrm{VIN}=2.0 \mathrm{~V} \\ & \mathrm{IOL}=10 \mathrm{~mA} \end{aligned}$ |
| VIC | Input Clamp Voltage |  | -1.5 | Volts | $\begin{aligned} & \mathrm{VCC}=4.75 \mathrm{~V} \\ & I \mathrm{IN}=-12 \mathrm{~mA} \\ & \mathrm{TA}=25^{\circ} \mathrm{C} \end{aligned}$ |
| ICEX 1 | Maximum Collector Cut-Off Current |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{VOH}=2.8 \mathrm{~V} \\ & \mathrm{VIN}=0.8 \mathrm{~V} \end{aligned}$ |
| ICEX2 |  |  | 200 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{VOH}=5.25 \mathrm{~V} \\ & \mathrm{VIN}=0.8 \mathrm{~V} \end{aligned}$ |
| IIH1 | High Level Input Current |  | 60 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{VIN}=2.4 \mathrm{~V} ; \end{aligned}$ |
| 1/H2 |  |  | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{VIN}=5.25 ;(1) \end{aligned}$ |
| IIL | Low Level Input Current | -0.2 | -1.6 | mA | $\begin{aligned} & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{VIN}=0.4 \mathrm{~V} ;(2) \end{aligned}$ |
| ICC | Supply Current |  | 100 | mA | $\begin{aligned} & V C C=5.25 V \\ & V \text { IN }=0 \end{aligned}$ |
| tPHL | Propagation Delay Time High-to-Low Level Logic | 85 | 140 | ns | $\mathrm{VCC}=5.0 \mathrm{~V}$ |
| tPLH | Propagation Delay Time Low-to-High Level Logic | 85 | 140 | ns | $R 1=470 \Omega \pm 5 \%$ |

NOTES: 1. When testing one E input, apply 5.25 V to the other.
2. When testing one E input, apply GND to the other.


NOTES:

1. Pins 12 and 14 shall be left open.
2. The applicable test table should be selected from the altered item drawing.
3. $\mathrm{C}_{1}=0.5 \mu \mathrm{~F} \pm 10 \% ; \mathrm{R}_{1}=50 \Omega \pm 5 \% ; \mathrm{R}_{2}=470 \Omega \pm 5 \% ; \mathrm{R}_{3}=1 \mathrm{k} \Omega \pm 5 \%$; $C L=30 \mathrm{pF}$ including jig and probe capacitance.

## Characteristic Curves

## OUTPUT CHARACTERISTICS



POWER SUPPLY CURRENT vs. TEMPERATURE


OUTPUT CURRENT vs. TEMPERATURE


PROPAGATION DELAY vs. TEMPERATURE


## PROGRAMMING SPECIFICATIONS

| PARAMETER | VALUE |
| :--- | :---: |
| Address Input Voltage <br> High Logic Level <br> Low Logic Level | Open Circuit © 1$)$ <br> -5.0 V |
| Power Supply Voltage | $+5.0 \mathrm{~V}+5 \%,-0 \%$ |
| G1 Voltage (2) | -5.0 V |
| G2 Voltage | 0 V |
| G2' Voltage <br> For Device Type 01 Circuit A | Open |
| Maximum Programming Voltage | -7.0 V |
| Maximum Programming Current | 100 mA |
| Maximum Number or Attempts <br> to Program a Given Bit | 2 |
| Maximum Case Temperature <br> During Programming | $75^{\circ} \mathrm{C}$ |

1. Open collector TTL gates meet this requirement.
2. G1 must be connected to $\mathbf{- 5 . 0 V}$ prior to applying $V_{\mathrm{cc}}$ or programming voltage.

## PROGRAMMING PROCEDURES

Using the test conditions of the table, the following procedures shall be used for programming the device:
(a) Connect the device as shown in Figure 1, using the fusing generator of Figure 1 or the alternate circuit of Figure 2. The circuit shown in Figure 2 can be used in more automated programming systems. This circuit


NOTES:

1. Connect -5.0 V to G 1 before applying VCC or programming voltage.
2. For device type $01, \mathrm{G}_{2}$ ' shall be open.
3. Generator characterisitics are defined in Programming Procedures.
generates a current pulse which is at the proper voltage and current levels for fast reliable programming. The input programming pulse width shall be $750 \mathrm{~ms} \pm 50 \mathrm{~ms}$. The number of attempts to program a given bit shall be as specified in the table.
(b) To address a particular word in the memory, set the input switches to the binary equivalent of that word, where a logical low level is -5.0 V and a logical high level is an open circuit. (Do not return to supply). All output bits $\left(B_{0}, B_{1}, \ldots B_{7}\right)$ of this word are available for programming.
(c) With the output current limited (as specified in the table), apply a negative going current pulse to the pin associated with the first bit to be changed from a logical low level to a logical high level. This is most easily accomplished by connecting the negative terminal of a variable power supply to the proper output pin and manually increasing the voltage to approximately 6.0 V .
(d) Skipping any bit which is to remain a logical low level, repeat step (c) for each logical low level in the word being addressed. Not more than one bit shall be programmed at a time.
(e) Set the next input address and repeat steps (c) and (d). This procedure is repeated for each input address for which a specific output word pattern is desired. Note that all addresses do not have to be programmed at the same time, nor do all output bits for a given address. A logical low level can always be changed to a logical high level, simply by repeating steps (b) and (c). A logical low level, once programmed to a logical high level, cannot be reprogrammed.


FIGURE 2
PROGRAMMING CIRCUIT

## Generic PROM Programming

All $76 x x x$ series devices utilize the same programming method which is one of the characteristics that lends to the term "Generic" PROM.

Harris Generic PROMs have the industry's highest programming yield and exhibit an extremely high level of reliability in the field; however, this level of device quality can only be obtained if the PROM has been properly programmed to the data sheet specifications. Outlined below are the key points which deserve attention to assure that programming has been optimally performed.

- Be certain that you are following the latest revision status of programming specifications.
- If you are utilizing a commercial programmer, be sure that the module for Harris Generic PROMs is certified for the most recent revision level.
- Have the Programmer calibrated at routine intervals to assure that the electrical and mechanical characteristics are acceptable. This would include such things as:
- Making certain that the socket which the device is placed into is clean, free of corrosion and is mechanically sound.
- Check ribbon cable connectors for good continuity.
- Making sure that all voltage levels conform to the programming specifications.
- Assuring that all pulses are clean of distortion and exhibit the correct timing characteristics.
- The typical programming failure mode of Harris Generic PROMs should be underprogrammed (won't blow a fuse or fuses). This is usually due to the pyrotechnic nature of PROMs. You won't know for sure whether any given fuse will program until you try. Overprogramming (undesired fuses program) is an extremly low incidence problem, and any measurable percentage of overprogramming is a glaring indication of programming equipment malfunction. PROMs that fail at the same location also indicates a problem with the programmer as untestable flaws in PROMs are random in nature.

If there is any problem in determining how to follow any of the guidelines, contact a local Harris office for assistance.

## PROGRAMMING PROCEDURE

The following is a generic programming procedure which is used for all Harris Generic $76 x x x$ PROMs.

The HM-76xxx PROMs are manufactured with all bits storing a logical " 1 " (output high). Any desired bit can be programmed to a logical " 0 " (output low) by following the simple procedure shown below. One may build his own programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which meet these specifications. These PROMs can be programmed automatically or by the manual procedure shown on the next page.

## Programming the HM-76xxx PROMs

The HM-76xxx PROMs are manufactured with all bits storing a logical " 1 " (output high). Any desired bit can be programmed to a logical " 0 " (output low) by following the simple procedure shown below. One may build his own programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which can meet these specifications.

## PROGRAMMING SPECIFICATIONS

| SYMBOL | PARAMETER | MINIMUM | RECOMMENDED OR TYPICAL | MAXIMUM | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VIH | Address Input | 2.4 | 5.0 | 5.0 | $\checkmark$ |
| VIL | Voltage (1) | 0.0 | 0.4 | 0.5 | V |
| VPH (2) | Programming/Verify | 12.0 | 12.0 | 12.5 | V |
| VPL (3) | Voltage to VCC | 4.5 | 4.5 | 5.5 | V |
| IILP | Programming Input <br> Low Current at VPH | - | -300 | -600 | $\mu \mathrm{A}$ |
| $\mathrm{tr}^{\text {r }}$ | Programming (VCC) | 1.0 | 1.0 | 10.0 | $\mu \mathrm{s}$ |
| tf | Voltage Rise and Fall Time | 1.0 | 1.0 | 10.0 | $\mu \mathrm{s}$ |
| td | Programming Delay | 10 | 10 | 100 | $\mu \mathrm{s}$ |
| tp | Programming Pulse Width (4) | 90 | 100 | 110 | us |
| P.D.C. | Programming Duty Cycle (5) | - | 50 | 60 | \% |
| VOPE | Output Voltage Enable (6) | 10.5 | 10.5 | 11.0 | V |
| VOPD | Output Voltage Disable | 0.0 | 5.0 | 5.5 | V |
| Ta | Ambient Temperature | - | 25 | 30 | ${ }^{\circ} \mathrm{C}$ |

During programming the chip must be disabled for proper operation.
NOTES: 1. No inputs should be left open for VIH.
2. VPH source must be capable of supplying one ampere.
3. It is recommended that dual verification be made at VPL min and VPL max.
4. Note step 9 in programming procedure.
5. Programming Duty Cycle applies to DIPs only.
6. VOPE source must be capable of supplying 10 mA minimum.

## PROGRAMMING PROCEDURE

1. Address the PROM with the binary address of the word to be programmed. Address inputs are TTL compatible. An open circuit should not be used to address the PROM.
2. Bring the $\overline{\mathrm{CE}}_{\mathrm{X}}$ input(s) high and the $\mathrm{CE}_{X}$ input(s) low to disable the device. The disabling of the device during programming is an essential step in correctly programming all HARRIS PROMs. The chip enables are TTL compatible. An open circuit should not be used to disable the device.
3. Disable the programming circuitry by applying a voltage of VOPD to the outputs of the PROM.
4. Raise $V_{C C}$ to $V_{P H}$ with rise time less than or equal to $t_{r}$.
5. After a delay equal to or greater than $t_{d}$ apply a pulse with amplitude of VOPE and duration of $t_{p}$ to the output selected for programming. Note that the PROM is supplied with fuses intact, which generates an output high. Programming a fuse will cause the output to go low.
6. Other bits in the same word may be programmed while the $\mathrm{V}_{\mathrm{CC}}$ input is raised to $\mathrm{V}_{\mathrm{PH}}$ by applying output enable pulses to each output which is to be program-
med. The output enable pulses must be separated by a minimum interval of $t_{d}$.
7. Lower $V_{C C}$ to 4.5 volts following a delay of $t_{d}$ from last programming enable pulse applied to an output.
8. Enable the PROM for verification by applying $V_{\text {IL }}$ to $\overline{C E}_{X}$ and $V_{I H}$ to $C E_{X}$.
9. Repeat verification (step 8) at $\mathrm{V}_{\mathrm{CC}}=5.5$ volts.
10. If any bit does not verify as programmed, repeat steps 2 through 9 until the bit has received a total of 1 ms of programming time. Bits which do not program within 1 ms are programming rejects. No further attempt to program these parts should be made.
11. Repeat steps 1 through 10 for all other bits to be programmed in the PROM.
12. Programming rejects returned to the factory must be accompanied by data giving address, desired data, and actual output data of the location in which a programming failure has occurred.

## TYPICAL PROGRAMMING CIRCUIT

The circuit and timing diagrams shown in Figures 1 and 2 will establish the proper programming conditions for the output enable pulses. This allows the use of standard TTL
parts for all logic inputs to the PROM. Note the gate which senses the output must withstand inputs up to 11.0 volts during programming.


FIGURE 1


FIGURE 2

Waveforms Applied to the Device Pins During Programming

## Programmer Evaluation

Programmer equipment manufacturers identified in the accompanying list have previously produced equipment determined to be capable of properly programming Harris Semiconductor PROMs. This list is provided only as a convenience to purchasers of HARRIS PROMs to identify programmer manufacturers potentially suitable for programming the PROMs. It is neither intended to be a representation or warranty by Harris of the capability of all listed manufacturers models nor an indication of unsuitability of other manufacturers not contained in the list. PROM purchasers are advised to adhere to the programming requirements specified in HARRIS current data sheets applicable to the PROMs to be programmed and to the programming equipment manufacturer's specifications. Responsibility for programming equipment performance lies solely with the equipment manufacturer. The programmer user is cautioned to verify operation and performance according to the manufacturer's instructions and specifications prior to each use, and to determine that the programming complies with the applicable HARRIS PROM data sheet. Harris accepts no responsibility for PROMs which have been subjected to incorrect or faulty programming.

## PROM Programmer Manufacturers

| DIGILEC USA | INTERNATIONAL | KONTRON | PRO-LOG |
| :--- | :--- | :--- | :--- |
| Suite 103 | MICROSYSTEMS, INC. | ELECTRONICS | 2411A Garden Rd. |
| 7335 E. Acoma Dr. | 11554 C Avenue | 630 Price Avenue | Monterey, CA 93940 |
| Scottsdale, AZ 85260 | Auburn, CA 95603 | Redwood City, CA 94063 | Phone: 408-372-4593 |
| Phone: 602-991-7268 | Phone: 916-885-7262 | Phone: 415-361-1012 |  |
|  |  |  |  |
| STAG | SUNRISE ELECTRONICS | DATA I/0 | STOLZ AG |
| MICROSYSTEMS, INC. | 524 South Vermont Avenue | 10525 Willows Road N.E. | Tafernstrasse 15 |
| 528-5 Weddell Drive | Glendora, CA 91740 | C46 | 5405 Braden-Dattwil |
| Sunnyvale, CA 94086 | Phone: 213-963-8775 | Redmond, WA 98052 | Switzerland |
| Phone: 408-745-1991 |  | Phone: 206-881-6444 | Phone: 056840151 |

NOTE: Programmer manufacturers are changing from modules or card sets to a universal type of programming system. Contact the programmer manufacturer for their latest up-dates of hardware and software.

## Data Entry Formats for Harris Custom Programming*

For Harris to custom program to a user data pattern specification, the user must supply the data in one of the following formats:

1. Master PROM of same organization and pinout as device ordered. Two pieces required, three preferred.
2. Paper tape in Binary or ASCII BPNF.

## * BINARY PAPER TAPE FORMAT

- A minimum of six inches of leader.
- A rubout (all eight locations punched).
- Data words beginning with the first word (word " 0 '), proceeding sequentially, ending with the last word (word " N "), with no interruptions or extraneous characters of any kind.
- Specify whether a punched hole is a $\mathrm{VOH}=" 1$ " = logic high or is a VOL = " 0 " = logic low.
- A minimum trailer of six inches of tape.


## * ASCII BPNF FORMAT

- A minimum leader of twenty rubouts (all eight locations punched).
- Any characters desired (none necessary) except "B".
- Data words beginning with the first word (word " 0 "), proceeding sequentially, ending with the last word (word " N ").
- Data words consist of:

1. The character " $B$ " denoting the beginning of a data word.
2. A sequence of characters, only " $P$ " or " $N$ ", one character for each bit in the word.
3. The character " $F$ " denoting the finish of the data word.

- No extraneous characters of any kind may appear within a data word (between any " $B$ " and the next " $F$ ").
- Errors may be deleted by rubouts superimposed over the entire word including the " $B$ ", and beginning the word again with a new " $B$ ".
- Any text of any kind (except the character " $B$ ") is allowed between data words (between any " $F$ " and the next " $B$ "), including carriage return and line feed.
- A minimum trailer of twenty-five rubouts.
- Specify whether a " $P$ " is a " 1 " = VOH = logic high or is a " 0 " = VOL = logic low.
- The use of even or odd parity is optional.

[^4]

11111111

| HM-7611 HM-7649 | 16 Pin Pkg. <br> 20 Pin Pkg. | $\begin{aligned} & 1211109 \\ & 1413121198 \\ & 14 \end{aligned}$ |
| :---: | :---: | :---: |
|  | 20 Pin Pkg. |  |
| EXAMPLE | ACKAGE TY | DEVICE OUTPUT PIN |



| Word |  |  |  | PROM Outputs Data (1) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AX $\cdots$ A2 | A1 | A0 |  | $\mathrm{O}_{8}$ | 07 | $\mathrm{O}_{6}$ | O 5 | $\mathrm{O}_{4}$ | $\mathrm{O}_{3}$ | $\mathrm{O}_{2}$ | 01 |
| $0 \cdots \cdots 0$ | 0 | 0 | First | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |
| $0 \cdots 0$ | 0 | 1 | Second | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| $1 \cdots \cdots 0$ | 1 | 0 | Last | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |

NOTES:
(1) In the ASCII BPNF format, MSB data is punched after " B ". On devices with 8 outputs, $\mathrm{O}_{8}$ (Output 8) data is punched after " B ". On devices with 4 outputs, $\mathrm{O}_{4}$ (Output 4) data is punched after "B"


Punched Hole $=" 0$ ' $=$ VOL $=$ Logic Low

| Word |  |  |  | PROM Output Data © |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AX $\cdots$ A2 | A1 | A0 |  | Channel Output | $\begin{gathered} 8 \\ 0_{8} \end{gathered}$ | $\begin{gathered} 7 \\ 07 \end{gathered}$ | $\begin{gathered} 6 \\ \mathrm{O}_{6} \end{gathered}$ | $\begin{gathered} 5 \\ \mathrm{O}_{5} \end{gathered}$ | $\begin{aligned} & 4 \\ & \mathrm{O}_{4} \end{aligned}$ | $\begin{gathered} 3 \\ \mathrm{O}_{3} \end{gathered}$ | $\begin{gathered} 2 \\ \mathrm{O}_{2} \end{gathered}$ | 1 01 |
| $0 \cdots 0$ | 0 | 0 | First |  | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |
| $0 \cdots 0$ | 0 | 1 | Second |  | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| $0 \cdots 0$ | 1 | 0 | Third |  | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |
| $0 \cdots 0$ | 1 | 1 | Fourth |  | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
| $0 \cdots 1$ | 0 | 0 | Fifth |  | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| $1 \cdots 1$ | 1 | 1 | Last |  | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |

NOTES:
(1) PROMs with 4 bit wide data outputs require punching only first 4 channels on tape (Channels 1 thru 4).
(2) On HARRIS PROMs $O_{X}$ (Example: $O_{1}$ ) designates a respective output pin on the device. $\mathrm{O}_{1}$ (Output 1 ) is always LSB.

## DEVICE OUTPUT PACKAGE PINS

EXAMPLE:


| Package | Device Type |
| :---: | :---: |
| $16-$ Pin <br> $20-P i n$ | $\mathrm{HM}-7611$ <br> $\mathrm{HM}-7649$ |

HPL Functional Index
5-2
and Selection Guide

| Introduction | $5-3$ |
| ---: | ---: |
| Product Information | $5-4$ |


| HPL Programming Philosophy | $5-46$ |
| ---: | :--- |
| HPL Programmer Evaluation | $5-47$ |


| PART NUMBER | ARRAY INPUTS | MATRIX ARCHITECTURE | LOGIC | OUTPUT ENABLE | OUTPUTS | $\begin{aligned} & \text { PROPAGATION } \\ & \text { DELAY } \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ | REGISTER SETUP TIME $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | CLOCK TO OUTPUT TIME $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | PAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HPL-77061 | Twelve Dedicated Six Bidirectional | Programmable AND-Fixed OR | Ten 2-Wide AND-OR <br> (Programmable Output Polarity) | Programmable | Six Bidirectional Four Dedicated | 25 nsec | - | - | 5-4 |
| $\begin{gathered} \text { HPL-77153 } \\ \quad / 82 \mathrm{~S} 153 \end{gathered}$ | Eight Dedicated Ten Bidirectional | Programmable AND-Prog. OR | Ten 32-Wide AND-OR <br> (Programmable Output Polarity) | Programmable | Ten Bidirectional | 40 nsec | - | - . | 5-6 |
| $\begin{gathered} \text { HPL-77209 } \\ / 16 \mathrm{~L} 8 \end{gathered}$ | Ten Dedicated <br> Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR-INVERT (Active Low Outputs) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{array}{r} \text { HPL- } 77210 \\ / 16 R 4 \end{array}$ | Eight Dedicated Four Feedback Four Bidirectional | Programmable AND-Fixed OR | Four 8-Wide AND-OR <br> Four 7-Wide AND-OR-INVERT | Dedicated <br> Programmable | Four Registered <br> Four Bidirectional | 35 nsec | 35 nsec | 25 nsec | 5-42 |
| $\begin{array}{r} \text { HPL-77211 } \\ \text { /16R6 } \end{array}$ | Eight Dedicated Six Feedback Two Bidirectional | Programmable AND-Fixed OR | Six 8-Wide AND-OR <br> Two 7-Wide AND-OR-INVERT | Dedicated Programmable | Six Registered Two Bidirectional | 35 nsec | 35 nsec | 25 nsec | 5-42 |
| $\begin{gathered} \text { HPL-77212 } \\ \text { /16R8 } \end{gathered}$ | Eight Dedicated <br> Eight Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR | Dedicated | Eight Registered | - | 35 nsec | 25 nsec | 5-42 |
| $\begin{array}{r} \text { HPL- } 77215 \\ / 16 \mathrm{H} 8 \end{array}$ | Ten Dedicated <br> Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR (Active High Outputs) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{gathered} \text { HPL-77216 } \\ / 16 P 8 \end{gathered}$ | Ten Dedicated Six Bidirectional | Programmable AND-Fixed OR | Eight 7-Wide AND-OR <br> (Programmable Output Polarity) | Programmable | Six Bidirectional Two Dedicated | 35 nsec | - | - | 5-15 |
| $\begin{gathered} \text { HPL-77317 } \\ \text { /16LD8 } \end{gathered}$ | Ten Dedicated <br> Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR-INVERT (Active Low Outputs) | - | Eight Dedicated | 35 nsec | - | - | 5-24 |
| $\begin{array}{r} \text { HPL-77318 } \\ \text { /16HD8 } \end{array}$ | Ten Dedicated <br> Six Feedback | Programmable AND-Fixed OR | Eight 8-Wide AND-OR (Active High Outputs) | - | Eight Dedicated | 35 nsec | - | - | 5-24 |
| $\begin{gathered} \text { HPL-77319 } \\ \text { /16LE8 } \end{gathered}$ | Ten Dedicated <br> Six Fuse Selectable | Programmable AND-Fixed OR | Eight 8-Wide AND-OR-INVERT (Active Low Outputs) | Six Single-Fuse Programmable | Six Fuse Selectable Two Dedicated | 35 nsec | - | - | 5-33 |
| $\begin{gathered} \text { HPL-77320 } \\ \text { /16HE8 } \end{gathered}$ | Ten Dedicated Six Fuse Selectable | Programmable AND-Fixed OR | Eight 8-Wide AND-OR (Active High Outputs) | Six Single-Fuse Programmable | Six Fuse Selectable Two Dedicated | 35 nsec | - | - | 5-33 |

NOTE: All HPL products are available in Ceramic and Plastic DIPs. Please see section 9 (Packaging) of this Data Book

## Harris Programmable Logic

## Introduction

Harris Programmable Logic (HPL) is a family of user configurable logic elements designed to be space and power saving replacements for random logic designs implemented in TTL or LSTTL. HPL products are a natural progression for Harris Semiconductor, already a major PROM supplier with over ten years experience in the field of nickel-chromium fuse programmable devices. The HPL family contains devices which are functional and pinout replacements for existing industry standard devices, and also includes new devices with enhanced architectural features designed for applications which are not served by existing devices.

## Family

The HPL family is divided into three architecturally distinct groups, each with its own advantages and areas of application. The three HPL groups are: IFLTM, PAL® and PROM, and are all similar in that they contain two logic arrays. The first array is an AND array which is used to form PRODUCT terms from combinations of feedback and/or input variables The second array is an OR array which is used to form SUM terms from combinations of product terms generated by the first array. The difference between the three architectural groups results from various combinations of user configurable and fixed arrays.

The PAL type devices have a programmable first array (AND) and a fixed second array (OR). The PROM type devices have this configuration reversed; they have a fixed first array (AND) and a programmable second array (OR).

The IFLTM architectural group is different again, with both its first (AND) and second (OR) logic arrays being programmable. The various combinations of fixed and programmable arrays are shown graphically in Figure 1 below. No one architectural group is the optimum solution for all designs, and for this reason Harris offers a wide range of devices to suit almost any design requirement.

## Quality

One of the fundamental requirements for high quality is the ability to perform testing on unprogrammed devices as they are manufactured. It was only after the appearance on the market of early Programmable Array Logic devices that both
manufacturers and users became aware of the inherent nontestability of those devices. The reasons for this difficulty is testing blank devices stemmed from architectural differences between programmable logic and programmable memory.

In a programmable memory device, such as a PROM, the same circuitry that is used at manufacture to verify the existence of fuses is used during the normal operation of the device. Therefore, if a PROM passes a fuse array verification test, then the logic paths from input to output are automatically tested for functionality. This simplicity of testing is not, however, present in programmable logic devices because the fuse array is verified using totally separate circuitry to that which is used to carry logic signals during normal device operation. Consequently, verification of the fuse array at manufacture does not guarantee correct operation of the logic paths, and because of this, fuse pattern verification by the user does not guarantee correct device functionality. It is apparent that, unlike a PROM, there are two components of FUNCTIONAL YIELD in a Programmable Logic device: FUSING YIELD and LOGIC PATH YIELD. The FUSING YIELD of a programmable logic device is similar to a PROM and is close to $100 \%$. However, the LOGIC PATH YIELD is an unknown quantity and varies from device to device. The components of FUNCTIONAL YIELD for a programmable logic and programmable memory device are shown below.

## FUNCTIONAL YIELD (PROM) = FUSING YIELD

FUNCTIONAL YIELD (PROGRAMMABLE LOGIC) $=$ FUSING YIELD $\times$ LOGIC PATH YIELD

Responding to customer requirements for high quality devices, Harris developed unique on-chip test circuitry, patent pending, which is enabled at the time of manufacture to allow complete testing of all logic paths, eliminating the uncertain factor of LOGIC PATH YIELD. One of the benefits of this test circuitry is that the user receives a completely tested device which, providing the fuse array programs correctly, is guaranteed to be functional, eliminating the problem of devices that verify on the programmer but fail in the circuit board. A second benefit of on-chip test circuitry is the ability to perform AC/DC parametric testing at the time of manufacture. This allows Harris to ship devices which are TESTED AND GUARANTEED, and not simply GUARANTEED.

HPL PRODUCT LINE

The HPL product range includes devices from all three of the possible programmable logic architectures, in recognition of the fact that no one architecture is the optimum solution for all designs.

Figure 1

The HPL-77061 is a proprietary device designed by Harris Semiconductor. It is a 24 pin device with 12 input pins, 6 bi-directional pins, and 4 output pins. The architecture consists of a programmable AND array, followed by a fixed OR array, followed by a programmable INVERTER. This configuration generates a device that implements logic expressions in either SUM OF PRODUCTS (SOP) or INVERTED SUM OF PRODUCTS (ISOP) form. Two fuses associated with each output and bi-directional pin allow their three state buffers to be configured as permanently active, permanently inactive, or under the control of a common CHIP SELECT(CS) signal. When under the control of the CS signal, they may be configured to be active when CS is high and inactive when low, or active when CS is low and inactive when high.

The HPL-77061 is intended to be used as an address decoder in 8,16 or 32 bit microprocessor systems, and is known as a FIELD PROGRAMMABLE ADDRESS DECODER (FPAD). When used as an address decoder, it is possible to contiguously concatenate the address spaces of large and small system components. This allows more efficient use to be made of available memory space, as well as making the memory decoder design easier. The HPL-77061 may also be used to replace several TTL packages in many random logic designs. In both the above applications, a significant reduction in board space, power consumption, package count, and an increase in reliability may be realized. The HPL77061 incorporates Harris designed test circuitry which allows complete parametric and logical testing of unprogrammed devices at the time of manufacture. The benefits for the user of this exhaustive testing are very high POST PROGRAMMING FUNCTIONAL YIELD ( $95 \%$ guaranteed; $97 \%$ typically) and pretested AC and DC parametrics.

The HPL-77061 uses the standard HPL programming algorithm which is also used for all Harris Programmable Logic parts. Special test fuses are included in the HPL-77061. These are selectively programmed during post manufacturing testing. This allows all the programming circuitry to be tested for correct operation.

The Harris policy is to ship pretested devices, removing the test burden from the small user and assuring the large user the highest possible quality.

## - PROPAGATION DELAY

- SUPPLY CURRENT
- PACKAGE
- TEMPERATURE OPTIONS
- AC/DC SPECS
- FUNCTIONALITY
- PROGRAMMING
- TTL COMPATIBLE
- SUPPORTED BY HELPTM SOFTWARE


## 25ns MAX COMMERCIAL

140 mA MAX COMMERCIAL
24 PIN SLIMLINE
(POWER PLASTIC \& CERAMIC)
COMMERCIAL, MILITARY \& 883B
PRETESTED
PRETESTED
GENERIC

Functional Diagram HPL-77061


## Features

- LOGIC PATHS TESTED TO ENSURE FUNCTIONALITY
- FAST ACCESS (INPUT TO OUTPUT). . . . . 40nsec MAX
- LOW ICC. . . . . . . . . . . . . . . . . . . . . . $155 m A$ MAX
- ALLOWS SIGNIFICANT PACKAGE COUNT SAVINGS
- FUNCTIONALLY IDENTICAL TO EXISTING 825153
- 20 PIN SLIMLINE DIP
- HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/BIT ASSURES SUPERIOR RELIABILITY
- SUPPORTED BY HELPTM SOFTWARE
- PROGRAMMABLE SUBSTITUTE FOR TTL SSI/MSI LOGIC CIRCUITS
- REDUCTION OF IC INVENTORIES
- EASE OF PROTOTYPING AND BOARD LAYOUT
- TTL COMPATIBLE INPUTS AND OUTPUTS
- "THREE STATE" OUTPUTS
- PROGRAMMABLE OUTPUT POLARITY
- HARRIS RELIABLE NICKEL-CHROMIUM FUSE TECHNOLOGY


## Applications

- RANDOM LOGIC REPLACEMENT
- CODE CONVERTORS
- ADDRESS DECODING
- FAULT DETECTORS
- BOOLEAN FUNCTION GENERATORS
- DIGITAL MULTIPLEXERS
- PARITY GENERATORS
- PATTERN RECOGNITION
- ROM PATCHING



## Description

The HPL-77153/82S153 is a programmable logic device designed to be cost effective and space saving replacement for discrete logic designs. This device is a two-level logic element, consisting of 32 product terms (AND) and 10 sum terms (OR) with fusible links for programming $1 / O$ polarity and direction.

All product terms can be linked to 8 inputs (1) and 10 bidirectional I/O lines (B) allowing variable I/O configurations using the 10 direction control gates (D), ranging from 17 inputs and 1 output to 8 inputs and 10 outputs.

On chip T/C buffers allow either True ( $1, B$ ) and/or Complement ( $\overline{,}, \bar{B}$ ) signals to be linked to any of the product terms, the outputs of which may be used as inputs to any or all of the sum terms. The output polarity of the sum terms is individually program-
mable by means of a fuse link controlled EX-OR gate to allow implemention of Sum Of Products (SOP) or Inverted Sum Of Products (ISOP) expressions.

The HPL-77153/82S153 is field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL-77153/82S153 is available in 20 pin slimline DIP packages with a pinout identical to the 82S153.

The HPL-77153/82S153 contains unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete AC and DC testing.


## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage | +7 V | Storage Temperature | $-650^{\circ} \mathrm{C}$ to $+1500^{\circ} \mathrm{C}$ |
| :--- | ---: | :---: | ---: |
| Input Voltage | +5.5 V | Operating Temperature (Ambient) |  |
| Output Voltage | +5.5 V | Commercial | 00 C to 750 C |
| Input Current | -20 mA | Military | $-55^{\circ} \mathrm{C} \mathrm{to}+125^{\circ} \mathrm{C}$ |
| Output Sink Current | +100 mA | Maximum Junction Temperature |  |
|  |  | Commercial | $+150^{\circ} \mathrm{C}$ |
|  |  | Military | $+1750^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, following the programming specifications.)

## D. C. ELECTRICAL CHARACTERISTICS (Operating) <br> HPL-77153/82S153-5 (VCC $=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+75{ }^{\circ} \mathrm{C}\right)$ HPL-77153/82S153-2/-8 ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )



C = Commercial (-5) $\quad \mathrm{M}=$ Military ( $-2 /-8$ )
NOTE: These are absolute voltages with respect to ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
A. C. SWITCHING CHARACTERISTICS (Operating)

|  |  |  | $\begin{aligned} & \text { HPL-77153/ } \\ & 82 S 153-5 \\ & 5 \mathrm{~V} \pm 5 \% \\ & 00^{\circ} \mathrm{Co} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} \text { HPL-77153/ } \\ \text { 82S153-2/-8 } \\ 5 \mathrm{~V} \pm 10 \% \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  | PARAMETER | MIN | MAX | MIN | MAX | UNITS |
| JEDEC STANDARD | $\begin{aligned} & \text { OLD } \\ & \text { SYMBOL } \end{aligned}$ |  |  |  |  |  |  |
| TDVOH1 | TPD | Propagation Delay-Input or I/O to Active High Output | - | 40 | - | 55 | ns |
| TDVQL1 | TPD | Propagation Delay-Input or I/O to Active Low Output | - | 40 | - | 55 | ns |
| TDVOH2 | Toe | Enable Access Time to Active High Output | - | 35 | - | 45 | ns |
| TDVQL2 | Toe | Enable Access Time to Active Low Output | - | 35 | - | 45 | ns |
| TDVQZ1 | TOD | Disable Access Time from Active High Output | - | 30 | - | 45 | ns |
| TDVQZ2 | TOD | Disable Access Time from Active Low Output | - | 30 | - | 45 | ns |

NOTE: Maximum test frequency is 5 MHz with a $50 \%$ duty cycle.

| SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | 12 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{B}}$ | Bidirectional Pin Cap | 15 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |

## SWITCHING TIME DEFINITIONS



NOTE: Disable access time is the time taken for the output to reach a high impedance state when the director control product term drives the output inactive. The high impedance state is defined as a point on the output waveform equal to a $\Delta V$ of 0.5 from VOHA or VOLA, the active output level.

## AC TEST LOAD



This simulates the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

Total Capacitance

| SYMBOL | PARAMETER | $\mathbf{R}(\Omega)$ | $\mathbf{C}_{\mathbf{L}}$ (pF) |
| :---: | :--- | :---: | :---: |
| TDVQH1 | Propagation Delay from Input or I/O to Active High Output | 470 | 30 |
| TDVQL1 | Propagation Delay from Input or I/O to Active Low Output | 470 | 30 |
| TDVQH2 | Enable Access Time to Active High Output | $\infty$ | 30 |
| TDVQL2 | Enable Access Time to Active Low Output | 470 | 30 |
| TDVQZ1 | Disable Access Time from Active High Output | $\infty$ | 5 |
| TDVQZ2 | Disable Access Time from Active Low Output | 470 | 5 |

## Programming

Following is the programming procedure which is used for the Harris Bipolar HPL-77153/82S153. This device is manufactured with all fuses intact. Any desired fuse can be programmed by following the simple procedure shown below. One may build a programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which meets these specifications.

## PROGRAMMING SPECIFICATIONS

TABLE 1

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {CCP }}$ | $\mathrm{V}_{\text {CC }}$ Supply During Programming 1 |  | 8.25 | 8.5 | 8.75 | V |
| ${ }^{\text {ICCP }}$ | ICC Limit During Programming |  | 550 | - | 1000 | mA |
| $\mathrm{V}_{\text {IH }}$ | Input Voltage (High) |  | 2.4 | - | 5.5 | V |
| VIL | Input Voltage (Low) |  | 0.0 | - | 0.8 | V |
| IIHP | Input Current (High) During Prog. | $\mathrm{V}_{1 \mathrm{H}}=+5.5 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| IILP | Input Current (Low) During Prog. | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$ | - | - | -500 | $\mu \mathrm{A}$ |
| VOPF | Forced Output Voltage 2 | Transient or Steady State | 17.0 | 17.5 | 18.0 | V |
| IOPF | Forced Output Current |  | - | 100 | 325 | mA |
| PWV | Verify Pulse Width |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| PWP | Programming Pulse Width |  | 90 | 100 | 110 | $\mu \mathrm{S}$ |
| $T_{D}$ | Pulse Sequence Delay |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| $\mathrm{tr}_{2}$ | Forced Output Voltage Rise Time | 10\% to 90\% | 4 | 14 | 40 | $\mu \mathrm{S}$ |
| tr1 | $V_{\text {cC }}$ Supply Rise Time | 10\% to 90\% | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| $\mathrm{tf}_{2}$ | Forced output Voltage Fall Time | 90\% to 10\% | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{f}}$ | $V_{\text {CC }}$ Supply Fall Time | 90\% to 10\% | 1 | 4 | 10 | $\mu \mathrm{s}$ |
| TPP | Programming Period |  | 100 | 160 | 350 | $\mu \mathrm{S}$ |
| $\mathrm{F}_{\mathrm{L}}$ | Fusing Attempts per Link |  | - | 1 | 2 | Cycle |
| $\mathrm{V}_{\text {S }}$ | Verify Threshold ${ }^{3}$ |  | 1.4 | 1.5 | 1.6 | V |

NOTES:

1. Bypass $V_{C C}$ to $G N D$ with a $0.01 \mu f$ capacitor to reduce voltage spikes. The $V_{C C}$ power supply must be capable of handling 1 Ampere maximum.
2. Care should be taken to ensure that the voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.
3. $\quad V_{S}$ is the sensing threshold of the device output voltage for a programmed link. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.


NOTE: While programming the HPL-77153/82S153, no pins should be left floating. Pin 16 (Sense Fuse) appears as an open collector output during programming. It should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a 10 K ohm resistor.

## 1. Set-Up:

a. During programming, no pins should be left floating. Pin 16 should be terminated with a 10 k ohm resistor to $V_{C C}$.
b. Set GND (Pin 10) to OV.
2. Select the EDIT Mode:
a. Apply OV to Pin 20.
b. Apply VIL to Pin 18.
c. Apply $V_{I H}$ to $\operatorname{Pin} 11$.
d. Apply VIL to Pin 17.
3. Select the Fuse to be Programmed:
a. Wait TD and select a ROW by specifying the appropriate binary ROW address according to TABLE 2.
b. Select a COLUMN by specifying the appropriate binary COLUMN address according to TABLE 3.

## 4. Program the Fuse:

a. Wait TD and raise Pin 20 to $V_{C C P}$.
b. Wait TD and raise Pin 17 to $V_{I H}$.
c. Wait TD and raise Pin 18 to VOPF.
d. Wait TD and pulse Pin 11 to $\mathrm{V}_{\text {IL }}$ for a duration of PWP.
e. Return Pin 11 to $\mathrm{V}_{\mathrm{IH}}$.
f. Wait TD and lower Pin 18 to VIL.
g. Wait TD and lower Pin 17 to VIL.
5. Verify Programmed Fuse:
a. Wait TD and lower Pin 11 to VIL.
b. At the end of PWV, monitor Pin 16 for a level of VOH .
c. Return Pin 11 to $\mathrm{V}_{\mathrm{IH}}$.
d. Wait TD and lower Pin 20 to OV.
e. If Pin 16 has indicated a VOL, return to step 4 and repeat so that the fuse receives a maximum of two (2) fusing attempts.
6. Repeat Steps 3 Through 5 for All Fuses to be Blown.

## PROGRAMMING WAVEFORMS



Figure 2

TABLE 2
EDIT MODE ROW SELECT

| R5 | R4 | R3 | R2 | R1 | Ro | $\begin{aligned} & \text { SELECTED } \\ & \text { ROW } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin 8 | Pin 9 | Pin 12 | Pin 13 | Pin 14 | Pin 15 |  |  |
| L | L | L | L | L | L | 10 |  |
| L | L | L | L | L | H | $\overline{10}$ |  |
| L | L | L | L | H | L | ${ }^{11}$ |  |
| L | L | L | L | H | H | $\overline{11}$ |  |
| L | L | L | ${ }_{H}$ | L | L | 12 |  |
| L | 1 | L | H $H$ | L | ${ }^{H}$ | $\overline{12}$ |  |
| ${ }_{L}^{\text {L }}$ | L | L | H $H$ | H | L | ${ }^{13} \overline{13}$ |  |
| L | L | H | L | L | L | 14 |  |
| L | L | H | L | L | H | I4 |  |
| L | L | H | L | H | L | 15 |  |
| L | L | H | L | H | H | ${ }^{15}$ |  |
| L | L | H H | H $H$ | L | $\stackrel{L}{\text { L }}$ | 16 <br> $\overline{16}$ | A |
| L | L | H | H | H | L | 17 | D |
|  | L | H | H | H | H | $\overline{17}$ |  |
| L | H | L | L | L | L | B9 | A |
| L | H | L | L | L | H | $\overline{\text { B9 }}$ | R |
| $\stackrel{L}{1}$ | H | L | L | H | L | ${ }^{88} \overline{88}$ | $\stackrel{\text { A }}{\text { ¢ }}$ |
| L | H | L | H | L | L | B7 |  |
| L | H | L | H | L | H | $\overline{87}$ |  |
| L | H | L | H | H | L | B6 |  |
| L | H | L | H | H | H | ${ }^{\text {B6 }}$ |  |
| L | H | H | L | $\stackrel{L}{L}$ | $\stackrel{L}{\text { L }}$ | ${ }^{B 5}{ }_{\text {B5 }}$ |  |
| L | H | H | L | H | L | B4 |  |
| L | H | H | L | H | H | $\overline{84}$ |  |
| L | H | H | H | L | L | 83 |  |
| L | H | H | H | L | H | 䂙 |  |
| L | H | H | H | H | L | B2 |  |
| $\stackrel{L}{4}$ | ${ }^{H}$ | H | ${ }_{4}$ | ${ }^{H}$ | ${ }^{\text {H }}$ | B1 ${ }^{\text {B2 }}$ |  |
| H | L | L | L | L | H | ${ }^{\text {B1 }} \overline{\text { B1 }}$ |  |
| H | L | L | L | H | L | ${ }^{80}{ }_{\overline{B 0}}$ |  |
| H | H | L | L | L | L | 89 |  |
| H | H | L | L | L | H | 88 | 0 |
| H | H | 1 | 1 | H | L | 87 | R |
| H | H | L | L | H | H | 86 |  |
| H | H $H$ | L | H | L | L | 85 | A |
| H | H | L | ${ }_{H}^{H}$ | $\stackrel{L}{4}$ | H | 84 | R |
| $H$ $H$ | H H | L | H $H$ | H | $\stackrel{L}{\mathrm{~L}}$ | 83 82 | $\stackrel{\text { A }}{\text { A }}$ |
| H | H | , | L | L | , | ${ }^{81}$ |  |
| H | H | H |  | L | H | B0 |  |
| H | H | H | L | H | L | OUTPUT POLARI | Able |

TABLE 3 EDIT MODE COLUMN SELECT

| C5 | C4 | c3 | C2 | c1 | co | $\begin{aligned} & \text { SELECTED } \\ & \text { COLUMN } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin 1 | Pin 2 | Pin 3 | Pin 4 | Pin 5 | Pin 6 |  |  |
| L | L | L | L | L | L | 0 |  |
| L | L | L | L | L | H | 1 |  |
| L | L | L | L | H | $L$ | 2 |  |
| L | L | L | L | H | H | 3 |  |
| L | L | L | H | L | L | 4 |  |
| L | L | L | H | L | H | 5 |  |
| L | L | L | H | H' | L | 6 |  |
| L | L | L | H | H | H | 7 |  |
| L | L | H | L | L | L | 8 |  |
| L | L | H | L | L | H | 9 |  |
| L | L | H | L | H | L | 10 |  |
| L | L | H | L | H | H | 11 |  |
| L | L | H | H | L | L | 12 |  |
| L | L | H | H | L | H | 13 |  |
| L | L | ${ }_{\mathrm{H}}$ | H | H | $L$ | 14 | PRORMS |
| L | L | H | H | H | H | 15 |  |
| L | H | L | L | L | L | 16 |  |
| L | H | L | L | L | H | 17 |  |
| L | H | L | L | H | L | 18 |  |
| L | H | L | L | H | H | 19 |  |
| L | H | L | H | , | L | 20 |  |
| L | H | L | H | L | H | 21 |  |
| L | H | L | H | H | L | 22 |  |
| L | H | L | H | H | H | 23 |  |
| L | H | H | L | L | L | 24 |  |
| L | H | H | L | L | H | 25 |  |
| L | H | H | L | H | L | 26 |  |
| L | H | H | L | H | H | 27 |  |
| L | H | H H | H | L | + | 28 |  |
| L | H | H | H | H | L | 30 |  |
| L. | H | H | 1 | H | H | 31 |  |
| H | L | L | L | , | L | D0 |  |
| $H$ $H$ $H$ | L | L | L | L | H | D1 |  |
| H | L | L | L | H | L | 02 |  |
| H | L | L | $\llcorner$ | H | H | 03 |  |
| H | L | L | ${ }^{\text {H }}$ | L | L | 04 | TERMS |
| H | L | L | H | L | ${ }_{\text {L }}$ | D6 |  |
| H | L | L | H | H | H | D7 |  |
| H |  | H | L |  | L | 08 |  |
| H | L | H | L | L | H | D9 |  |
| H | L | H | L | H | L | B0 |  |
| H | L | H | L | H | H | B1 |  |
| H | L | H | H | L | L | B2 |  |
| H | L | H | H |  | H | B3 |  |
| H | L | H | ${ }_{H}^{H}$ | H | H | B4 | TERMS |
| H | L | H | H | H | H | 85 |  |
| H | H | L | L | L | L | B6 |  |
| H | H | L | L | L | H | B7 |  |
| H | H | L | L | L | H | B8 |  |
| H | H | L | L | H | L | B9 |  |

NOTES: 1) Pin 7 (R6) and Pin 19 (C6) are used for programming other HPL devices and should be held at or less than $V_{I L}$ during programming.
2) $O V \leq L \leq V_{I L}$
$V_{1 H} \leq H \leq 5 V$

PROGRAM TABLE ENTRIES:


Figure 3

## USE OF THE PROGRAMMING FORM

The programming form for the HPL-77153 is shown in Figure 3. This device has ten bi-directional pins ( $\mathrm{B} 0-\mathrm{B} 9$ ) which may be used as outputs or inputs. Any pin used as an output can have from 1 to 32 product terms (AND) summed (OR'D) to it. Each product term can have from one to eighteen variables. In addition, each bi-directional pin has an extra product term (CONTROL TERM) which may be used to drive those pins into a high impedance state. This allows the ten bi-directional pins to be used as inputs if desired.

The HPL-77153 has the capability for its output polarity to be user determined. Output polarity selection is made possible by the addition of 10 extra fuses associated with the ten bi-directional pins. The HPL-77153 is supplied with the polarity fuses intact, causing the outputs to be non-inverting. If a particular polarity fuse is blown, then the output associated with that fuse will be inverting. Referring to the programming form (Figure 3), it can be seen that the product term and control term numbers are listed at the left hand side. Across the top, the input variables are listed. In order to include an input variable in a product term, an " L " or " H " should be placed in the box at the intersection of the input variable and the product term. An " $L$ " causes the inverted form of an input variable to be included, and an " H ", the true form. If it is not desired to include either form for an input variable in a product term, a dash ( - ) should be placed in the box. Notice that for every product term, a " 0 " in any single box or any combination of boxes will cause that product term to be unconditionally disabled ( $\mathrm{A} . / \mathrm{A}=0$ ), and will not contribute to any output. If it is desired not to use a product term, then all its boxes may be left blank. This has the same effect as including a " 0 ".

Exactly the same procedure is used for the control terms. But in this case, the bi-directional pins may have dynamic three-state control by including "H's" and " L ' s ", or may be forced permanently three-stated by including one or more " 0 's", or by leaving the control term blank. The bi-directional pins may also be forced permanently active by placing dashes in all the boxes of the associated control term. At the right hand side of the programming form, the sum terms (OR) are shown. Placing an " $A$ " in a box at the intersection of a product term and a bi-directional pin will cause the product term to be summed to that output. Because the product terms are not dedicated to any specific output, any product term may be summed to any of the ten outputs. In this way, product terms may be shared thereby reducing the total number of product
terms required for a given application. If it is not desired to sum a product term to an output, a dot (.) should be placed at the intersection of the product term and the output. Any unused product terms (which contribute a logical " 0 ") should be summed to all outputs by placing an " $A$ " at all product term and output intersections. This preserves maximum flexibility for future modifications since product terms which are no longer required may be disconnected in the OR array and unused product terms may be substituted. This capability for "logical surgery" is unique to the FPLA architecture because product terms in an unprogrammed part are not committed to any specific output pin.

The HPL-77153 experiences propagation delay variations as a function of the pattern used in the OR arrray. AIthough all devices are pre-tested and guaranteed to meet the AC switching characteristics with a worst case pattern, it is possible to minimize propagation delays by disconnecting unused product terms. This can be done by placing dots in all the product term and output intersections. Harris Semiconductor does not specify or guarantee a particular decrease in propagation delay; it is left to customers to measure this for themselves.

Care should be taken when using a signal from an output pin as input variable for the same output pin, as this may cause a latched or oscillatory condition to occur if a positive or negative feedback loop is formed.

HPL devices are supplied with all fuses intact and undesired fuses or connections must be blown. For information concerning the entry of fuse data from the programming form into a suitable HPL programmer, refer to the operating guide for that programmer. If it is desired that device programming should be performed by Harris, programming information may be supplied in one or more of the following forms:

1. Master devices (Harris or other).
2. Boolean equations.
3. Paper tapes.
4. Programming form.
5. Marked up logic diagrams (a substantial charge may be made for this entry format).

## Features

- LOGIC PATHS TESTED TO ENSURE FUNCTIONALITY
- FAST ACCESS (INPUT TO OUTPUT) 35nsec MAX
- LOW ICC 155mA MAX
- ALLOWS SIGNIFICANT PACKAGE COUNT SAVINGS
- INDUSTRY STANDARD AND PROPRIETARY PARTS
- 20 PIN SLIMLINE DIP
- HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/FUSE ASSURES SUPERIOR RELIABILITY
- PROGRAMMABLE SUBSTITUTE FOR TTL SSI/MSI LOGIC CIRCUITS
- reduction of ic inventories
- EASE OF PROTOTYPING AND BOARD LAYOUT
- TTL COMPATIBLE INPUTS AND OUTPUTS
- "THREE STATE" OUTPUTS
- PROGRAMMABLE OUTPUT POLARITY
- THE HARRIS RELIABLE NICKEL-CHROMIUM FUSE TECHNOLOGY
- SUPPORTED BY HELPTM SOFTWARE


## Applications

- RANDOM LOGIC REPLACEMENT
- CODE CONVERTORS
- ADDRESS DECODING
- FAULT DETECTORS
- BOOLEAN FUNCTION GENERATORS
- DIGITAL MULTIPLEXERS
- PARITY GENERATORS
- PATTERN RECOGNITION
- ROM PATCHING



## Description

The HPL-77215/216/209 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two-level logic elements consisting of 7 product terms (AND) summed (OR) together to generate each of the 8 outputs. An eighth product term associated with each output can drive it to a high impedance state allowing 6 (B0-B5) of the 8 outputs to be used as inputs, either permanently or dynamically.
The HPL-77209 is functionally identical to the industry standard 16L8, and implements logic expressions of the Inverted Sum Of Products (ISOP) form.

The HPL-77215 is a similar device to the 16L8 but does not include the associated output inversion. It implements logic expressions of the Sum Of Products (SOP) form.

The HPL-77216 is a more flexible device, it includes 8 EX-OR gates in each output path, controlled by 8 extra fuses, allowing the polarity of each output to be user configured. This device can implement a combination of SOP and ISOP expressions.

The HPL-77215/216/209 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL77215/216/209 are available in 20 pin slimline DIP packages with pinouts identical to the 16 L 8 .

The HPL-77215/216/209 contain unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete $A C$ and $D C$ testing.

[^5]

HPL-77215/16H8 HPL-77216/16P8


ABSOLUTE MAXIMUM RATINGS

| Supply Voltage | +7 V | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: | :---: | ---: |
| Input Voltage | +5.5 V | Operating Temperature (Ambient) |  |
| Output Voltage | +5.5 V | Commercial | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Input Current | -20 mA | Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Output Sink Current | +100 mA | Maximum Junction Temperature |  |
|  |  | Commercial | $+150^{\circ} \mathrm{C}$ |
|  |  | Military | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied. (While programming, following the programming specifications.)
D.C. ELECTRICAL CHARACTERISTICS

HPL-77215/216/209-5 (Vcc $=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+75^{\circ} \mathrm{C}\right)$ (Operating)

HPL-77215/216/209-2/-8 (Vcc $=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $\left.+125^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IIH } \\ & \text { IIL } \end{aligned}$ | Input Current $" 1 "$ <br> Dedicated Input " 0 " | - | $\begin{gathered} +25 \\ -100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=\mathrm{Vcc} \mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V} \end{aligned}$ <br> $\mathrm{Vcc}=\mathrm{Vcc} \mathrm{MAX}$ |
| $\begin{aligned} & \hline \text { IFZH } \\ & \text { IFZL } \\ & \hline \end{aligned}$ | Output Current $" 1 "$ <br> HI-Z State " 0 " | — | $\begin{array}{r} +40 \\ -40 \\ \hline \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{array}{ll} V F H=V c c ~ M A X ~ & V c c=V c c ~ M A X ~ \\ V F L=0.4 V & \end{array}$ |
| IBZH <br> IBzL | Bidirectional Pin Current " $1 "$ <br> Hi-Z State  | - | $\begin{array}{r} +40 \\ -100 \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ | $\begin{array}{ll} \mathrm{VBH}=\mathrm{Vcc} \mathrm{MAX} \\ \mathrm{VBL} & =0.4 \mathrm{~V} \end{array} \quad \mathrm{Vcc}=\mathrm{Vcc} \text { MAX }$ |
| VIH VIL | Input Threshold (1) <br> Voltage | 2.0 | $\begin{aligned} & - \\ & 0.8 \end{aligned}$ | $V$ $V$ | $\begin{aligned} & \mathrm{Vcc}=\mathrm{Vcc} \mathrm{MAX} \\ & \mathrm{Vcc}=\mathrm{Vcc} \mathrm{MIN} \end{aligned}$ |
| VOH <br> Vol | High-Level Output Voltage (2) <br> Low-Level Output Voltage (2) | 2.4 | $0.5$ | $\begin{aligned} & V \\ & V \end{aligned}$ | $\mathrm{VCC}=\mathrm{Vcc} \mathrm{MIN}$ $\mathrm{IOH}=-2.0 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{VIL}=0.8 \mathrm{~V}$ $\mathrm{IOH}=-3.2 \mathrm{~mA}(\mathrm{C})$ <br> $\mathrm{VIH}=2.0 \mathrm{~V}$ $\mathrm{lOL}=+16 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{IOL}=+24 \mathrm{~mA}(\mathrm{C})(3)$  |
| VCL | Input Clamp Voltage (1) | - | -1.2 | V | $\mathrm{IIN}=-18 \mathrm{~mA}, \mathrm{Vcc}=\mathrm{OV}$ |
| los | Output Short Circuit Current (2) | -30 | -130 | mA | $\mathrm{Vcc}=5.0 \mathrm{~V}, \text { VOUT }=\mathrm{OV}$ <br> One Output for MAX of One Sec. |
| Icc | Power Supply Current | $-$ | 155 (C) <br> 165 (M) | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ | $\mathrm{Vcc}=\mathrm{Vcc}$ MAX |

$\mathrm{C}=$ Commercial $(-5) \quad \mathrm{M}=$ Military $(-2 /-8)$
(1) These specifications apply to both Input (I) \& Bi-Directional (B) pins. These are absolute voltages with respect to ground pin \& include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
A. C. SWITCHING CHARACTERISTICS (Operating)
(2) These specifications apply to both Output (F) and Bi-Directional (B) pins.
(3) One output at a time, otherwise 16 mA .

|  |  |  | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  | PARAMETER | MIN | MAX | MIN | MAX |  |
| JEDEC STANDARD | $\begin{gathered} \hline \text { OLD } \\ \text { SYMBOL } \end{gathered}$ |  |  |  |  |  |  |
| TDVQH1 | TPD | Propagation Delay - Input or I/O to Active High Output | - | 35 | - | 45 | ns |
| TDVQL1 | TPD | Propagation Delay - Input or I/O to Active Low Output | - | 35 | - | 45 | ns |
| TDVQH2 | Tpzx | Enable Access Time to Active High Output (1) | TDVQZ1 | 35 | TDVQZ1 | 45 | ns |
| TDVQL2 | TPZX | Enable Access Time to Active Low Output (1) | TDVQZ2 | 35 | TDVQZ2 | 45 | ns |
| TDVQZ1 | Tpxz | Disable Access Time from Active High Output | - | 30 | - | 35 | ns |
| TDVQZ2 | Tpxz | Disable Access Time from Active Low Output | - | 30 | - | 35 | ns |

[^6] NOTE: Maximum test frequency is 5 MHz with a $50 \%$ duty cycle.

CAPACITANCE: $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (NOTE: Sampled and guaranteed - but not $100 \%$ tested.)

| SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{Cl}_{\mathrm{I}}$ | Input Capacitance | 12 | pF | $\mathrm{VCc}=5.0 \mathrm{~V}, \mathrm{~V},=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{CF}_{\mathrm{F}}$ | Output Capacitance | 15 | pF | $\mathrm{VCc}=5.0 \mathrm{~V}, \mathrm{VF}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{CB}_{\mathrm{B}}$ | Bidirectional Pin Cap. | 15 | pF | $\mathrm{VCc}=5.0 \mathrm{~V}, \mathrm{VB}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |

SWITCHING TIME DEFINITIONS

(Bx,Fx)
INPUT CONDITIONS: $\mathbf{t r}, \mathbf{t} \mathbf{t}=\mathbf{5 n s}(\mathbf{1 0 \%}$ to $\mathbf{9 0 \%})$

NOTE: Disable access time is the time taken for the output to reach a high impedance state when the three-state product term drives the output inactive. The high impedance state is defined as a point on the output waveform equal to a $\Delta V$ of 0.5 from VOHA or VOLA, the active output level.

## AC TEST LOAD



This simulates the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

| SYMBOL | PARAMETER | $\mathbf{R}(\Omega)$ | $\mathbf{C L}(\mathbf{p F})$ |
| :---: | :--- | :---: | :---: |
| TDVQH1 | Propagation Delay from Input or I/O to Active High Output | 300 | 50 |
| TDVQL1 | Propagation Delay from Input or I/O to Active Low Output | 300 | 50 |
| TDVQH2 | Enable Access Time to Active High Output | $\infty$ | 50 |
| TDVQL2 | Enable Access Time to Active Low Output | 300 | 50 |
| TDVQZ1 | Disable Access Time from Active High Output | $\infty$ | 5 |
| TDVQZ2 | Disable Access Time from Active Low Output | 300 | 5 |

## Programming

Following is the programming procedure which is used for the HPL-77216/215/209 devices. These devices are manufactured with all fuses intact. Any desired fuse can be programmed by following the simple procedure shown on the following
page. One may build a programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which meet these specifications.

PROGRAMMING SPECIFICATIONS
TABLE 1

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Vccp | Vcc Supply During Programming ${ }^{1}$ |  | 8.25 | 8.5 | 8.75 | V |
| ICCP | Icc Limit During Programming |  | 550 | - | 1000 | mA |
| VIH | Input Voltage (High) |  | 2.4 | - | 5.5 | V |
| VIL | Input Voltage (Low) |  | 0.0 | - | 0.8 | V |
| IIHP | Input Current (High) During Prog. | $\mathrm{V}_{\mathrm{IH}}=+5.5 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| IILP | Input Current (Low) During Prog. | $\mathrm{VIL}=0 \mathrm{~V}$ | - | - | -500 | $\mu \mathrm{A}$ |
| VopF | Forced Output Voltage ${ }^{2}$ | Transient or Steady State | 16.0 | 16.5 | 18.0 | V |
| lopf | Forced Output Current |  | 275 | 300 | 325 | mA |
| PWv | Verify Pulse Width |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| PWP | Programming Pulse Width |  | 90 | 100 | 110 | $\mu \mathrm{S}$ |
| TD | Pulse Sequence Delay |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| tr2 | Forced Output Voltage Rise Time | 10\% to 90\% | 4 | 14 | 40 | $\mu \mathrm{S}$ |
| tr1 | Vcc Supply Rise Time | 10\% to $90 \%$ | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| tf2 | Forced Output Voltage Fall Time | 90\% to 10\% | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| tf1 | Vcc Supply Fall Time | 90\% to $10 \%$ | 1 | 4 | 10 | $\mu \mathrm{S}$ |
| TPP | Programming Period |  | 100 | 160 | 350 | $\mu \mathrm{S}$ |
| FL | Fusing Attempts per Link |  | - | 1 | 2 | Cycle |
| Vs | Verify Threshold ${ }^{3}$ |  | 1.4 | 1.5 | 1.6 | V |

NOTES:

1. Bypass VCC to GND with a $0.01 \mu \mathrm{~F}$ capacitor to reduce voltage spikes. The VCC power supply must be capable of handling 1 Ampere maximum.
2. Care should be taken to ensure that the voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.
3. $\quad V s$ is the sensing threshold of the device output voltage for a programmed link. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.


Figure 1
EDIT MODE PINOUT
HPL-77216/215/209

NOTE: While programming the HPL-77216/215/209 no pins should be left floating. Pin 16 (SENSE FUSE) appears as an open collector output during programming. It should be tied to VCC through a 10 K ohm resistor.

## PROGRAMMING PROCEDURE

1. Set-Up:
a. During programming, no pins should be left floating. Pin 16 should be terminated with a 10 k ohm resistor to Vcc.
b. Set GND (Pin 10) to OV.
2. Select the EDIT Mode:
a. Apply OV to Pin 20.
b. Apply VIL to Pin 18.
c. Apply $\mathrm{V}_{\mathrm{if}}$ to Pin 11.
d. Apply VIL to Pin 17.
3. Select the Fuse to be Programmed:
a. Wait To and select a ROW by specifying the appropriate binary ROW address according to Table 2.
b. Select a COLUMN by specifying the appropriate binary COLUMN address according to Table 3.
4. Program the Fuse:
a. Wait To and raise Pin 20 to Vccp.
b. Wait To and raise Pin 17 to VIH.
c. Wait Td and raise Pin 18 to Vopf.
d. Wait To and pulse Pin 11 to ViL for a duration of PWp.
e. Return Pin 11 to V IH.
f. Wait To and lower Pin 18 to ViL.
g. Wait To and lower Pin 17 to Vil.
5. Verify Programmed Fuse:
a. Wait To and lower Pin 11 to VIL.
b. At the end of PWv, monitor Pin 16 for a level of Vs .
c. Return Pin 11 to Viн.
d. Wait To and lower Pin 20 to OV.
e. If Pin 16 has indicated a VoL, return to step 4 and repeat so that the fuse receives a maximum of two (2) fusing attempts.
6. Repeat Steps 3 Through 5 for All Fuses to be Blown.

## PROGRAMMING WAVEFORMS



Figure 2

TABLE 2 EDIT MODE ROW SELECT

| ROW | R5 | R4 | R3 | R2 | R1 | R0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 8 | Pin 9 | Pin 12 | Pin 13 | Pin 14 | Pin 15 | VARIABLE |
| 0 | L | L | L | L | L | L | ${ }^{11}$ |
| 1 | L | L | L | L | $\stackrel{L}{\text { L }}$ | H | $10^{11}$ |
| 3 | $L$ | L | L | L | H | H | $\overline{10}$ |
| 4 | L | L | L | H | L | L | 12 |
| 5 | L | L | L | $\xrightarrow{H}$ | L | H | ${ }^{12}$ |
| 6 | L | $L$ | L | H H | H H | L | ${ }^{85} \overline{\mathrm{B5}}$ |
| 8 | L | L | H | L | L | L | 13 |
| 9 | L | L | H | L | L | H | 13 |
| 10 | L | L | H | L | H | L | B4 $\overline{\text { B4 }}$ |
| 11 | L | L | H | L | H | H | ${ }^{\text {B4 }}$ |
| 12 | L | L | $H$ $H$ | H H | L | L | 14 |
| 13 14 | $L$ | L | H H | H H | L | H L | B3 ${ }^{14}$ |
| 15 | L | $L$ | H | H | H | H | $\overline{\mathrm{B3}}$ |
| 16 | L | H | L | L | L | L |  |
| 17 | L | H | L | L | L | H | 15 |
| 18 | L | H | L | L | H H | $\stackrel{L}{\text { L }}$ | B2 |
| 19 | L | H | L | L | H | H | ${ }_{16}{ }^{32}$ |
| 20 | L | $\xrightarrow{H}$ | L | H | L | $\stackrel{\mathrm{L}}{\mathrm{H}}$ |  |
| 21 | L | $\xrightarrow{H}$ | L | $\xrightarrow{H}$ | L | ${ }_{4}^{H}$ | B1 ${ }^{16}$ |
| 22 23 | L | H <br> H | L | ${ }_{\mathrm{H}}^{\mathrm{H}}$ | ${ }_{\mathrm{H}}^{\mathrm{H}}$ | H | ${ }^{\text {B1 }}$ B1 |
| 24 | L | H | H | L | L | L |  |
| 25 | L | H | H | $L$ | L | H | $\overline{7}$ |
| 26 | L | H | H | L | H | L | B0 |
| 27 | L | H | H | L | H | H | B0 |
| 28 | L | H | $\xrightarrow{H}$ | H | L | L |  |
| 29 30 | L | H H | H H | H H | L | ${ }_{\text {H }}^{\text {L }}$ | $19^{18}$ |
| 31 | L | $\xrightarrow{H}$ | $\xrightarrow{H}$ | H H | H $H$ | H | 19 |
| 32 | H | L | L | L | L | L | EX-OR SELECT |

NOTES:
(1) Row number 32 should only be selected when programming the HPL-77216/16P8.
(2) Pin 7 (R6) is used for programming other HPL devices and should be held at or less than VIL during programming.
(3) $O V \leqslant L \leqslant V_{I L}$

| COLUMN | C6 | C5 | C4 | C3 | C2 | C1 | C0 | PART |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 19 | Pin 1 | Pin 2 | Pin 3 | Pin 4 | Pin 5 | Pin 6 | NUMBER |
| 0 | L | L | L | L | L | L | L |  |
| 1 | $L$ | L | L | L | L | L | H |  |
| 2 | L | L | L | L | L | H | L |  |
| 3 | L | L | $L$ | L | L | H | H |  |
| 4 | L | L | L | L | H | L | L |  |
| 5 | L | L | L | L | H | L | H |  |
| 6 | L | L | L | L | H | H | L |  |
| 7 | L | L | L | L | H | H | H |  |
| 8 | L | L | L | H | L | L | L |  |
| 9 | L | L | $L$ | H | $L$ | L | H |  |
| 10 | L | L | $L$ | H | L | H | L |  |
| 11 | L | L | L | H | L | H | H |  |
| 12 | L | L | L | H | H | L | L |  |
| 13 | L | L | L | H | H | L | H |  |
| 14 | L | L | L | H | H | H | L |  |
| 15 | L | L | L | H | H | H | H |  |
| 16 | L | L | H | L | L | L | L |  |
| 17 | L | L | H | L | L | L | H |  |
| 18 | L | L | H | L | L | H | L |  |
| 19 | L | L | H | L | L | H | H |  |
| 20 | $L$ | L' | H | L | H | L | L | HPL77215 |
| 21 | L | L | H | L | H | L | H |  |
| 22 | L | L | H | L | H | H | L | HPL77216 |
| 23 | L | L | H | L | H | H | H |  |
| 24 | L | L | H | H | L | L | L | HPL77209 |
| 25 | L | L | H | H | L | L | H |  |
| 26 | L | L | H | H | L | H | L |  |
| 27 | L | L | H | H | L | H | H |  |
| 28 | $L$ | L | H | H | H | L | L |  |
| 29 | L | L | H | H | H | L | H |  |
| 30 | L | L | H | H | H | H | L |  |
| 31 | L | L | H | H | H | H | H |  |
| 32 | L | H | L | L | L | L | L |  |
| 33 | L | H | L | L | L | L | H |  |
| 34 | L | H | L | L | L | H | L |  |
| 35 | L | H | L | L | L | H | H |  |
| 36 | L | H | L | L | H | L | L |  |
| 37 | L | H | L | L | H | L | H |  |
| 38 | L | H | L | L | H | H | L |  |
| 39 | L | H | L | L | H | H | H |  |
| 40 | L | H | L | H | L | L | L |  |
| 41 | L | H | L | H | L | L | H |  |
| 42 | L | H | L | H | L | H | L |  |
| 43 | L | H | L | H | L | H | H |  |
| 44 | L | H | L | H | H | L | L |  |
| 45 | L | H | L | H | H | L | H |  |
| 46 | L | H | L | H | H | H | L |  |
| 47 | L | H | L | H | H | H | H |  |
| 48 | L | H | H | L | L | L | L |  |
| 49 | L | H | H | L | L | L | H |  |
| 50 | L | H | H | L | L | H | L |  |
| 51 | L | H | H | L | L | H | H |  |
| 52 | L | H | H | L | H | L | L |  |
| 53 | L | H | H | L | H | $\stackrel{L}{L}$ | H |  |
| 54 | L | H H | H H | L | H H | H H | L |  |
| 56 | L | ${ }_{\mathrm{H}}^{\mathrm{H}}$ | H | H | L | L | L |  |
| 57 | $L$ | H | H | H | L | L | H |  |
| 58 | $L$ | H | H | H | L | H | L |  |
| 59 | L | H | H | H | L | H | H |  |
| 60 | $L$ | H | H | H | H | L | L |  |
| 61 62 | $L_{L}^{L}$ | H H | H H | H H | H H | L | H |  |
| 63 | $L$ | H | H | H | H | H | H |  |
| 64 | H | L | L | L |  |  |  |  |
| 65 | H H H | L | L | L | L | H | $\stackrel{H}{L}$ |  |
| 67 | H | L | L | L | L | H | H | ONLY |
| 68 | H | L | L | L | H | L | L | ROW 32 |
| 69 | H | L | L | L | $\xrightarrow{H}$ | $\stackrel{L}{\mathrm{~L}}$ | ${ }_{+}^{H}$ | ONLY |
| 70 71 | H H | L | L | L | H H | H H | L |  |
|  |  |  |  |  |  |  |  |  |



Figure 3

The programming form for the HPL-77215/216/209 is shown in Figure 3. All three devices have two output pins (F0-F1), and six bi-directional pins ( $\mathrm{B} 0-\mathrm{B} 5$ ) which may be used as outputs or inputs. Any pin used as an output can have from one to seven product terms (AND) summed (OR'D) to it. Each product term can have from one to sixteen variables. In addition, each output and bi-directional pin has an extra product term which may be used to drive those pins into a high impedance state. This allows the six bi-directional pins to be used as inputs if desired. The HPL-77209/16L8 has inverting outputs; the HPL-77215/16H8 has non-inverting outputs, and the HPL-77216/16P8 has the capability for its output polarity to be user determined. Output polarity selection is made possible by the addition of eight extra fuses associated with the eight output/bi-directional pins. The HPL-77216/16P8 is supplied with the polarity fuses intact, causing the outputs to be non-inverting. If a particular polarity fuse is blown, then the output associated with that fuse will be inverting.

Referring to the programming form (Figure 3), it can be seen that the column numbers or product term numbers are listed at the left hand side. Across the top, the row numbers or input variables are listed. In order to include an input variable in a product term, a " 1 " should be placed in the box at the intersection of the input variable and the product term. Notice that for every product term, if any input variable has both its true and complement forms included, then the entire product term will be unconditionally disabled ( $\mathrm{A} . / \mathrm{A}=0$ ), and will not contribute to the associated output. If it is desired not to use a product term, then all boxes for that column number should
be left blank. Notice that row 32 has the input symbol $\stackrel{1}{\leftrightharpoons}$, this indicates that this row is at ground potential or logical " 0 ". If a " 1 " is placed in a box at an intersection of row 32 and an INVERT product term, then the associated output will be non-inverting, if a " 0 " is used, then the output will be inverting. The polarity of each output can be defined independently of all other outputs.
Each of the six bi-directional pins (B0-B5) has a gray area shown on the programming form at the intersection of their product terms and feedback variables. These gray areas may be used, but a latched or oscillatory condition could occur if a positive or negative feedback loop is formed.
The programming form is shown with all boxes blank which is equivalent to all fuses being blown. HPL devices are supplied with all fuses intact and undesired fuses or connections must be blown.
For information concerning the entry of fuse data from the programming form into a suitable HPL programmer, refer to the operating guide for that programmer.
If it is desired that device programming should be performed by Harris, programming information may be supplied in one or more of the following forms:

1. Master devices (Harris or other)
2. Boolean equations
3. Paper tapes
4. Programming form
5. Marked up logic diagrams (A charge may be made for this entry format)

## Preliminary

## Features

- LOGIC PATHS TESTED TO INSURE FUNCTIONALITY
- FAST ACCESS (INPUT TO OUTPUT)

35 nsec MAX
$155 m A$ MAX

- ALLOWS SIGNIFICANT PACKAGE COUNT SAVINGS
- 8 PRODUCT TERMS PER OUTPUT
- 20 PIN SLIMLINE DIP
- HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/FUSE ASSURES SUPERIOR RELIABILITY
- PROGRAMMABLE SUBSTITUTE FOR TTL SSI/MSI LOGIC CIRCUITS
- REDUCTION OF IC INVENTORIES
- EASE OF PROTOTYPING AND BOARD LAYOUT
- TTL COMPATIBLE INPUTS AND OUTPUTS
- "THREE STATE" OUTPUTS
- THE HARRIS RELIABLE NICKEL-CHROMIUM FUSE TECHNOLOGY
- SUPPORTED BY HELPTM SOFTWARE


## Applications

- RANDOM LOGIC REPLACEMENT
- CODE CONVERTERS
- ADDRESS DECODING
- FAULT DETECTORS
- BOOLEAN FUNCTION GENERATORS
- DIGITAL MULTIPLEXERS
- PARITY GENERATORS
- PATTERN RECOGNITION
- ROM PATCHING



## Description

The HPL-77317/318 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two-level logic elements consisting of 8 product terms (AND) summed (OR) together to generate each of the 8 outputs. To achieve 8 product terms per output, the ability to force the outputs to a high impedance state has not been included. All eight outputs are permanently active.

The HPL-77317 is similar to the industry standard 16L8, and implements logic expressions of the Inverted Sum Of Products (ISOP) form.

The HPL-77318 is a similar device to the HPL-77317, but does not include the associated output inversion. It implements logic expressions of the Sum Of Products (SOP) form.

Six of the 8 outputs feature feedback into the fuse matrix, allowing output functions to be utilized for other output functions.

The HPL-77317/318 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL-77317/318 are available in 20 pin slimline DIP packages with pinouts similar to the 16 L 8 .

The HPL-77317/318 contain unique test circuitry developed by HARRIS, which is enabled at the time of manufacture to allow complete $A C, D C$ and functional testing.


| Supply Voltage | +7 V |
| :--- | ---: |
| Input Voltage | +5.5 V |
| Output Voltage | +5.5 V |
| Input Current | -20 mA |
| Output Sink Current | +100 mA |


| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature (Ambient) | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| $\quad$ Commercial | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Military | $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratıngs" may cause permanent damaqe to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those inoicated in the operational sections of this specification is not implied. (While programming, following the programming specifications.)
$\begin{array}{ll}\text { D.C. ELECTRICAL CHARACTERISTICS } & \left.\text { HPL-77317/318-5 (Vcc }=5.0 \mathrm{~V}+5 \%, \mathrm{~T}_{\mathrm{A}}=0{ }^{\circ} \mathrm{C} \text { to }+750^{\circ} \mathrm{C}\right) \\ \text { (Operating) } & \mathrm{HPL}-77317 / 318-2 /-8\left(\mathrm{Vcc}=5.0 \mathrm{~V}+10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{c} \text { to }+125 \mathrm{O}^{\circ} \mathrm{C}\right)\end{array}$

| SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{IIH} \\ & \mathrm{IIL} \end{aligned}$ | Input Current $" 1 "$ <br> Dedicated Input $" 0 "$ | - | $\begin{gathered} +25 \\ -100 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{ll} V_{I H}=\operatorname{Vcc~MAX~} \\ V_{I L} 0.4 \mathrm{~V} & V C C=V C c ~ M A X \end{array}$ |
| $\begin{aligned} & \text { VIH } \\ & \text { VIL } \end{aligned}$ | Input Threshold <br> Voltage (1) | 2.0 | $0.8$ | $\mathrm{V}$ V | $\begin{aligned} & \mathrm{VCc}=\mathrm{Vcc} \mathrm{MAX} \\ & \mathrm{Vcc}=\mathrm{Vcc} M I \mathrm{~N} \end{aligned}$ |
| VoH <br> Vol | High-Level Output Voltage <br> Low-Level Output Voltage | 2.4 | $0.5$ | $V$ $V$ | $\mathrm{VCC}=\mathrm{VCCM} \mathrm{MIN}$  <br> $\mathrm{VIL}=0.8 \mathrm{~V}$ $\mathrm{IOH}=-2.0 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{VIH}=2.0 \mathrm{~V}$ $\mathrm{IOH}=-3.2 \mathrm{~mA}(\mathrm{C})$ <br>  $\mathrm{IOL}=+16 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{IOL}=+24 \mathrm{~mA}(\mathrm{C})(1)$  |
| VCl | Input Clamp Voltage (2) | - | -1.2 | V | $\mathrm{lin}=-18 \mathrm{~mA}, \mathrm{Vcc}=\mathrm{OV}$ |
| Ios | Output Short Circuit Current | -30 | -130 | mA | $\mathrm{VCC}=5.0 \mathrm{~V}, \mathrm{VOUT}=\mathrm{OV}$ <br> One Output for MAX of One Sec. |
| IcC | Power Supply Current | - | $\begin{aligned} & 155(\mathrm{C}) \\ & 165(\mathrm{M}) \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | $V C c=V c c M A X$ |

$\mathrm{C}=$ Commercial ( -5 ) $\quad \mathrm{M}=$ Military ( $-2 /-8$ )
(2) One output at a time, otherwise 16 mA .
(1) These specifications apply to both Input (I) \& Bi-directional
$(B)$ pins. These are absolute voltages with respect to ground pin \& include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment
A. C. SWITCHING CHARACTERISTICS (Operating)


NOTE: Maximum test frequency is 5 MHz with a $50 \%$ duty cycle.

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (NOTE: Sampled and guaranteed - but not $100 \%$ tested.)

| SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Input Capacitance | 12 | pF | $\mathrm{Vcc}=5.0 \mathrm{~V}, \mathrm{~V} I=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{F}}$ | Output Capacitance | 15 | pF | $\mathrm{Vcc}=5.0 \mathrm{~V}, \mathrm{VF}=\mathrm{VoL}$ or $\mathrm{VoH}, \mathrm{f}=1 \mathrm{MHz}$ |

## SWITCHING TIME DEFINITIONS



INPUT CONDITIONS: $\mathbf{t r}, \mathbf{t t}=\mathbf{5 n s}(\mathbf{1 0 \%}$ to $\mathbf{9 0 \%})$

AC TEST LOAD


This simulates the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

| SYMBOL | PARAMETER | R( $\Omega$ ) | CL (pF) |
| :---: | :--- | :---: | :---: |
| TDVQH | Propagation Delay from Input to Active High Output | 300 | 50 |
| TDVQL | Propagation Delay from Input to Active Low Output | 300 | 50 |

Following is the programming procedure which is used for the HPL-77317/318 devices. These devices are manufactured with all fuses intact. Any desired fuse can be programmed by following the simple procedure shown on the
following page. One may build a programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which meet these specifications.

## PROGRAMMING SPECIFICATIONS

 TABLE 1| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| VCCP | Vcc Supply During Programming ${ }^{1}$ |  | 8.25 | 8.5 | 8.75 | V |
| ICCP | Icc Limit During Programming |  | 550 | - | 1000 | mA |
| VIH | Input Voltage (High) |  | 2.4 | - | 5.5 | V |
| VIL | Input Voltage (Low) |  | 0.0 | - | 0.8 | $\checkmark$ |
| lihp | Input Current (High) During Prog. | $\mathrm{V}_{\mathrm{IH}}=+5.5 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| IILP | Input Current (Low) During Prog. | $\mathrm{VIL}=0 \mathrm{~V}$ | - | - | -500 | $\mu \mathrm{A}$ |
| VopF | Forced Output Voltage ${ }^{2}$ | Transient or Steady State | 16.0 | 16.5 | 18.0 | V |
| IOPF | Forced Output Current |  | - | 100 | 325 | mA |
| PWv | Verify Pulse Width |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| PWp | Programming Pulse Width |  | 90 | 100 | 110 | $\mu \mathrm{S}$ |
| TD | Pulse Sequence Delay |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| tr2 | Forced Output Voltage Rise Time | 10\% to $90 \%$ | 4 | 14 | 40 | $\mu \mathrm{S}$ |
| tr1 | Vcc Supply Rise Time | 10\% to $90 \%$ | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| ti2 | Forced Output Voltage Fall Time | 90\% to 10\% | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| ti1 | Vcc Supply Fall Time | 90\% to $10 \%$ | 1 | 4 | 10 | $\mu \mathrm{S}$ |
| TPP | Programming Period |  | 100 | 160 | 350 | $\mu \mathrm{S}$ |
| FL | Fusing Attempts per Link |  | - | 1 | 2 | Cycle |
| Vs | Verify Threshold ${ }^{3}$ |  | 1.4 | 1.5 | 1.6 | V |

NOTES:

1. Bypass VCC to GND with a $0.01 \mu \mathrm{~F}$ capacitor to reduce voltage spikes. The VCC power supply must be capable of handling 1 Ampere maximum.
2. Care should be taken to ensure that the voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.
3. Vs is the sensing threshold of the device output voltage for a programmed link. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.


Figure 1
EDIT MODE PINOUT
HPL-77317/318

NOTE: While programming the HPL-77317/318 no pins should be left floating. Pin 16 (SENSE FUSE) appears as an open collector output during programming. It should be tied to VCC through a 10 K ohm resistor.

## PROGRAMMING PROCEDURE

1. Set-Up:
a. During programming, no pins should be left floating. Pin 16 should be terminated with a 10 k ohm resistor to Vcc .
b. Set GND (Pin 10) to OV.
2. Select the EDIT Mode:
a. Apply OV to Pin 20.
b. Apply VIL to Pin 18.
c. Apply $\mathrm{V}_{\mathrm{i}}$ to Pin 11.
d. Apply VIL to Pin 17.
3. Select the Fuse to be Programmed:
a. Wait To and select a ROW by specifying the appropriate binary ROW address according to Table 2.
b. Select a COLUMN by specifying the appropriate binary COLUMN address according to Table 3.
4. Program the Fuse:
a. Wait Td and raise Pin 20 to Vccp.
b. Wait To and raise Pin 17 to $\mathrm{V}_{\mathrm{ir}}$.
c. Wait To and raise Pin 18 to Vopf.
d. Wait To and pulse Pin 11 to $\mathrm{V}_{\mathrm{IL}}$ for a duration of PWp.
e. Return Pin 11 to Vis.
f. Wait To and lower Pin 18 to VIL.
g. Wait To and lower Pin 17 to VIL.
5. Verify Programmed Fuse:
a. Wait To and lower Pin 11 to VIL.
b. At the end of PWv, monitor Pin 16 for a level of Vs .
c. Return Pin 11 to $\mathrm{ViH}_{\mathrm{i}}$.
d. Wait To and lower Pin 20 to OV.
e. If Pin 16 has indicated a Vol, return to step 4 and repeat so that the fuse receives a maximum of two (2) fusing attempts.
6. Repeat Steps 3 Through 5 for All Fuses to be Blown.

## PROGRAMMING WAVEFORMS



Figure 2

| ROW | R5 | R4 | R3 | R2 | R1 | R0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 8 | Pin 9 | Pin 12 | Pin 13 | Pin 14 | Pin 15 | VARIABLE |
| 0 | L |  | L | L |  | L | ${ }^{11}$ |
| 1 | L | L | L | L | L | H | $\overline{11}$ |
| 2 | L | L | L | L | H | L |  |
| 3 | L | L | L | L | H | H | 10 |
| 4 | L | L | L | H | L | L |  |
| 5 | L |  | L | H | L | H | ${ }^{12}$ |
| 6 | L | L | L | H | H | L | F6 |
| 7 | L | L | L | H | H | H | F6 |
| 8 | L | L | H | L | L | L | $13-$ |
| 9 10 | $L_{L}^{L}$ | $L_{L}^{L}$ | H H | L | L $H$ | ${ }_{\text {H }}$ | F5 ${ }^{13}$ |
| 10 | L | L | H H | L | H H | L | F5 $\overline{\text { F5 }}$ |
| 12 | L | L | H | H | L | L |  |
| 13 | L | L | H | H | L | H | 14 |
| 14 | L | L | H | H | H | L | F4 |
| 15 | L | L | H | H | H | H | ${ }_{15}{ }^{\text {F4 }}$ |
| 16 | L | H | L | L | L | L |  |
| 17 | L | H | L | L | L | H | 15 |
| 18 | L | H | L | L | H | L |  |
| 19 | L | ${ }_{H}$ | L | L | H | H |  |
| 20 | L | H | L | $\xrightarrow{H}$ | L | L H |  |
| 21 | $\stackrel{L}{L}$ | H H | L | H H | L H | H | ${ }^{16}$ |
| 22 | $L^{L}$ | H H | L | H H | H H | L H | F2 F2 |
| 24 | $L$ | H | H | L | L | L |  |
| 25 | L | H | H | L | L | H | $\overline{7}$ |
| 26 | , | H | H | L | H | L | F1 |
| 27 | L | H | H | L | H | H | F1 |
| 28 | L | H | H | H | L | L |  |
| 29 | L | H | H | H | L | H | 18 |
| 30 | $L$ | H | H | H | H | L |  |
| 31 | L | H | H | H | H | H | 19 |

NOTES

1) Pin 7 (R6) is used for programming other HPL devices and should be held at or less than VIL during programming.
) $\mathrm{OV} \leqslant \mathrm{L} \leqslant \mathrm{VIL}$

| COLUMN | C6 | C5 | C4 | C3 | C2 | C1 | C0 | PART |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 19 | Pin 1 | Pin 2 | Pin 3 | Pin 4 | Pin 5 | Pin 6 | NUMBER |
| 0 | L | L | L | L | L | L | L |  |
| 1 | L | L | L | L | L | L | H |  |
| 2 | L | L | L | L | L | H | L |  |
| 3 | L | L | L | L | L | H | H |  |
| 4 | L | L | L | L | H | L | L |  |
| 5 | L | L | L | L | H | L | H |  |
| 6 | L | L | L | L | H | H | L |  |
| 7 | L | L | L | L | H | H | H |  |
| 8 | L | L | L | H | L | L | L |  |
| 9 | L | L | L | H | L | L | H |  |
| 10 | L | L | L | H | L | H | L |  |
| 11 | L | L | L | H | L | H | H |  |
| 12 | L | L | L | H | H | L | L |  |
| 13 | L | L | L | H | H | L | H |  |
| 14 | L | L | L | H | H | H | L |  |
| 15 | L | L | L | H | H | H | H |  |
| 16 | L | L | H | L | L | L | L |  |
| 17 | L | L | H | L | L | L | H |  |
| 18 | L | L | H | L | L | H | L |  |
| 19 | L | L | H | L | L | H | H |  |
| 20 | L | L | H | L | H | L | L |  |
| 21 | L | L | H | L | H | L | H | HPL-77317 |
| 22 | L | L | H | L | H | H | L | HPL-77318 |
| 23 | L | L | H | L | H | H | H |  |
| 24 | L | L | H | H | L | L | L |  |
| 25 | L | L | H | H | L | L | H |  |
| 26 | L | L | H | H | L | H | L |  |
| 27 | L | L | H | H | L | H | H |  |
| 28 | L | L | H | H | H | L | L |  |
| 29 | L | L | H | H | H | L | H |  |
| 30 | L | L | H | H | H | H | L |  |
| 31 | L | L | H | H | H | H | H |  |
| 32 | L | H | L | L | L | L | L |  |
| 33 | L | H | L | L | L | L | H |  |
| 34 | L | H | L | L | L | H | L |  |
| 35 | L | H | L | L | L | H | H |  |
| 36 | L | H | L | L | H | L | L |  |
| 37 | L | H | L | L | H | L | H |  |
| 38 | L | H | L | L | H | H | L |  |
| 39 | L | H | L | L | H | H | H |  |
| 40 | , | H | L | H | L | L | L |  |
| 41 | L | H | L | H | L | L | H |  |
| 42 | L | H | L | H | L | H | L |  |
| 43 | L | H | L | H | L | H | H |  |
| 44 | L | $\xrightarrow{H}$ | L | H | H | L | L |  |
| 45 | L | H | L | H | H | L | H |  |
| 46 | L | H | L | H | H | H | L |  |
| 47 | L | H | L | H | H | H | H |  |
| 48 | L | H | H | L | L | L | L |  |
| 49 | L | H | H | L | L | L | H |  |
| 50 | L | H | H | L | L | H | L |  |
| 51 | L | H | H | L | L | H | H |  |
| 52 | L | H | H | L | H | L | L |  |
| 53 | L | H | H | L | H | L | H |  |
| 54 | L | H | H | L | H | H | L |  |
| 55 | L | H | H | L | H | H | H |  |
| 56 | L | H | H | H | L | L | L |  |
| 57 | L | H | H | H | L | L | H |  |
| 58 | L | H | H | H | L | H | L |  |
| 59 | L | H | H | H | L | H | H |  |
| 60 | L | H | H | H | H | L | L |  |
| 61 | L | H | H | H | H | L | H |  |
| 62 | L | H | H | H | H | H | L |  |
| 63 | L | H | H | H | H | H | H |  |



Figure 3

The programming form for the HPL-77317/318 is shown in Figure 3. Both devices have eight output pins (FO-F7). Any output can have from one to eight product terms (AND) summed (OR'D) to it. Each product term can have from one to sixteen variables. The HPL-77317/16LD8 has inverting outputs; the HPL-77318/16HD8 has noninverting outputs.

Referring to the programming form (Figure 3), it can be seen that the column numbers or product term numbers are listed at the left hand side. Across the top, the row numbers or input variables are listed. In order to include an input variable in a product term, a " 1 " should be placed in the box at the intersection of the input variable and the product term. Notice that for every product term, if any input variable has both its true and complement forms included, then the entire product term will be unconditionally disabled ( $\mathrm{A} . / \mathrm{A}=0$ ), and will not contribute to the associated output. If it is desired not to use a product term, then all boxes for that column number should be left blank.

Six of the eight output pins (F1-F6) have a gray area
shown on the programming form at the intersection of their product terms and feedback variables. These gray areas may be used, but a latched or oscillatory condition could occur if a positive or negative feedback loop is formed.

The programming form is shown with all boxes blank which is equivalent to all fuses being blown. HPL devices are supplied with all fuses intact and undesired fuses or connections must be blown.

For information concerning the entry of fuse data from the programming form into a suitable HPL programmer, refer to the operating guide for that programmer.

If it is desired that device programming should be performed by Harris, programming information may be supplied in one of more of the following forms:

1. Master devices (Harris or other)
2. Boolean equations
3. Paper tapes
4. Programming form
5. Marked up logic diagrams (A substantial charge may be made for this entry format)

## Features

- LOGIC PATHS TESTED TO ENSURE FUNCTIONALITY
- FAST ACCESS (INPUT TO OUTPUT)

35 nsec MAX

- LOW ICC

155mA MAX

- ALLOWS SIGNIFICANT PACKAGE COUNT SAVINGS
- 8 PRODUCT TERMS PER OUTPUT
- 20 PIN SLIMLINE DIP
- HIGH SPEED PROGRAMMING PROCEDURE-ONE PULSE/FUSE ASSURES SUPERIOR RELIABILITY
- ENHANCED VERSIONS OF HPL77317/16LD8 AND HPL77318/16HD8

```
- PROGRAMMABLE SUBSTITUTE FOR TTL SSI MSI LOGIC CIRCUITS
- REDUCTION OF IC INVENTORIES
- EASE OF PROTOTYPING AND BOARD LAYOUT
- TTL COMPATIBLE INPUTS AND OUTPUTS
- "THREE STATE" OUTPUTS
- PROGRAMMABLE OUTPUT POLARITY
- THE HARRIS RELIABLE NICKEL-CHROMIUM FUSE TECHNOLOGY
- SUPPORTED BY HELPTM SOFTWARE
```


## Applications

- RANDOM LOGIC REPLACEMENT
- CODE CONVERTERS
- ADDRESS DECODING
- FAULT DETECTORS
- BOOLEAN FUNCTION GENERATORS
- DIGITAL MULTIPLEXERS
- PARITY GENERATORS
- PATTERN RECOGNITION
- ROM PATCHING

Pinout
HPL-77319/320


## Description

The HPL-77319/320 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two-level logic elements consisting of 8 product terms (AND) summed (OR) together to generate each of the 8 outputs. An extra fuse associated with each bi-directional pin can drive it to a high impedance state allowing 6 ( $\mathrm{B} 0-\mathrm{B} 5$ ) of the 8 outputs to be used as inputs.

An extra fuse associated with each output pin can be used to control output polarity which is active high on an unprogrammed part.

The HPL-77319 is similar to the industry standard 16L8, and implements logic expressions of the Inverted Sum of Products (ISOP) form.

The HPL-77320 is a similar device to the HPL-77319 but
does not include the associated output inversion. It implements logic expressions of the Sum of Products (SOP) form.

The HPL-77319/320 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL-77319/320 are available in 20 pin slimline DIP packages with pinouts identical to 16L8.

The HPL-77319/320 contain unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete $A C, D C$ and functional testing.


## ABSOLUTE MAXIMUM RATINGS

|  |  |  |  |
| :--- | ---: | :--- | ---: |
| Supply Voltage | +7 V | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Input Voltage | +5.5 V | Operating Temperature (Ambient) |  |
| Output Voltage | +5.5 V | Commercial | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Input Current | -20 mA | Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Output Sink Current | +100 mA | Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |
|  |  | Commercial | $+175^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed under the "Absolute Maximum Ratinqs" may cause permanent damaqe to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those inoicated in the operational sections of this specification is not implied. (While programming, following the programming specifications.)
$\begin{array}{ll}\text { D.C. ELECTRICAL CHARACTERISTICS } & \begin{aligned} \text { HPL-77319/320-5 }\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}\right) \\ \text { (Operating) }\end{aligned} \\ H P L-77319 / 320-2 /-8\left(\mathrm{VCC}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}\right)\end{array}$

| SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{IIH}}$ IIL | Input Current $" 1 "$ <br> Dedicated Input $" 0 "$ | - | $\begin{gathered} +25 \\ -100 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | $\begin{aligned} & V_{I H}=\mathrm{Vcc} M A X \\ & \mathrm{VIL}=0.4 \mathrm{~V} \end{aligned}$ <br> $\mathrm{Vcc}=\mathrm{Vcc} M A X$ |
| $\begin{aligned} & \mathrm{IBZH} \\ & \mathrm{IBZL} \end{aligned}$ | Bidirectional Pin Current "1" <br> Hi-Z State $\quad$ "0" | $\begin{aligned} & - \\ & - \end{aligned}$ | $\begin{array}{r} +40 \\ -100 \\ \hline \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | $\begin{array}{ll} \mathrm{VBH}=\mathrm{VCC} \text { MAX } & V \mathrm{VCC}=\mathrm{VCC} \mathrm{MAX} \\ \mathrm{VBL}=0.4 \mathrm{~V} & \end{array}$ |
| VIH <br> VIL | Input Threshold (1) "1" <br> Voltage "0" | 2.0 | $0.8$ | V V | $\begin{aligned} & \mathrm{VCC}=\mathrm{VCc} \mathrm{MAX} \\ & \mathrm{Vcc}=\mathrm{Vcc} \mathrm{MIN} \end{aligned}$ |
| $\mathrm{VOH}$ <br> Vol | High-Level Output Voltage (2) <br> Low-Level Output Voltage (2) | $2.4$ | $0.5$ | $V$ $V$ | $\mathrm{VCC}=\mathrm{Vcc} \mathrm{MIN}$  <br> $\mathrm{VIL}=0.8 \mathrm{~V}$ $\mathrm{IOH}=-2.0 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{VIH}=2.0 \mathrm{~V}$ $\mathrm{IOH}=-3.2 \mathrm{~mA}(\mathrm{C})$ <br>  $\mathrm{IOL}=+16 \mathrm{~mA}(\mathrm{M})$ <br> $\mathrm{IOL}=+24 \mathrm{~mA}(\mathrm{C})(3)$  |
| VCL | Input Clamp Voltage (1) | - | -1.2 | V | $\mathrm{IIN}=-18 \mathrm{~mA}, \mathrm{VCC}=\mathrm{OV}$ |
| los | Output Short Circuit Current (2) | -30 | -130 | mA | $\mathrm{VCC}=5.0 \mathrm{~V}, \mathrm{VOUT}=\mathrm{OV}$ <br> One Output for MAX of One Sec. |
| ICC | Power Supply Current |  | 155 (C) <br> 165 (M) | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ | $V C C=V C c$ MAX |

$\mathrm{C}=$ Commercial ( -5 ) $\quad \mathrm{M}=$ Military ( $-2 /-8$ )
(1) These specifications apply to both input (1) and Bi-directional (B) pins.These are absolute voltages with respect to ground pin \& include all overshoots due to system and/or tester noise. Do not
attempt to test these values without suitable equipment.
(2) These specifications apply to both Output (F) and Bi -directional (B) pins.
(3) One output at a time, otherwise 16 mA ,
A. C. SWITCHING CHARACTERISTICS (Operating)

| WITHING CHARACTERISTICS (Operating) |  |  | $\begin{aligned} & \text { HPL-77319-5 } \\ & \text { HPL-77320-5 } \\ & 5 \mathrm{~V} \pm 5 \% \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & \text { HPL-77319-2/-8 } \\ & \text { HPL-77320-2/-8 } \\ & 5 \mathrm{~V} \pm 10 \% \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  |  |  |  |  |  |  |
| JEDEC STANDARD | $\begin{aligned} & \text { OLD } \\ & \text { SYMBOL } \end{aligned}$ | PARAMETER | MIN | MAX | MIN | MAX | UNITS |
| TDVQH | TPD | Propagation Delay - Input or I/O to Active High Output | - | 35 | - | 45 | ns |
| TDVQL | TPD | Propagation Delay - Input or I/O to Active Low Output | - | 35 | - | 45 | ns |

NOTE: Maximum test frequency is 5 MHz with a $\mathbf{5 0 \%}$ duty cycle.

CAPACITANCE: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (NOTE: Sampled and guaranteed - but not $100 \%$ tested.)

| SYMBOL | PARAMETER | MAXIMUM | UNITS | TEST CONDITIONS |
| :---: | :--- | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{l}}$ | Input Capacitance | 12 | pF | $\mathrm{Vcc}=5.0 \mathrm{~V}, \mathrm{~V} \mathrm{~V}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{F}}$ | Output Capacitance | 15 | pF | $\mathrm{Vcc}=5.0 \mathrm{~V}, \mathrm{VF}=\mathrm{VoL}$ or $\mathrm{VoH}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{Cb}_{\mathrm{B}}$ | Bidirectional Pin Cap. | 15 | pF | $\mathrm{Vcc}=5.0 \mathrm{~V}, \mathrm{VB}=2.0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |

SWITCHING TIME DEFINITIONS


INPUT CONDITIONS: $\mathbf{t r}^{\mathbf{t}} \mathbf{t} \mathbf{t}=\mathbf{5 n s}(10 \%$ to $90 \%)$

## AC TEST LOAD



This simulates the A.C. Test Load which Harris Semiconductor uses in its automatic test equipment, and it is recommended that users of Harris bipolar devices use the same or an equivalent load in performing A.C. testing.

| SYMBOL | PARAMETER | R( $\Omega$ ) | CL (pF) |
| :---: | :--- | :---: | :---: |
| TDVQH | Propagation Delay from Input or I/O to Active High Output | 300 | 50 |
| TDVQL | Propagation Delay from Input or I/O to Active Low Output | 300 | 50 |

## Programming

Following is the programming procedure which is used for the HPL-77319/320 devices. These devices are manufactured with all fuses intact. Any desired fuse can be programmed by following the simple procedure shown on the following
page. One may build a programmer to satisfy the specifications described in the table, or use any of the commercially available programmers which meet these specifications.

PROGRAMMING SPECIFICATIONS

## TABLE 1

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| VCcP | Vcc Supply During Programming ${ }^{1}$ |  | 8.25 | 8.5 | 8.75 | $V$ |
| ICCP | Icc Limit During Programming |  | 550 | - | 1000 | mA |
| VIH | Input Voltage (High) |  | 2.4 | - | 5.5 | V |
| VIL | Input Voltage (Low) |  | 0.0 | - | 0.8 | V |
| linP | Input Current (High) During Prog. | $\mathrm{VIH}=+5.5 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| IILP | Input Current (Low) During Prog. | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | - | - | -500 | $\mu \mathrm{A}$ |
| Vopf | Forced Output Voltage ${ }^{2}$ | Transient or Steady State | 16.0 | 16.5 | 18.0 | V |
| lopF | Forced Output Current |  | - | 100 | 325 | mA |
| PWv | Verify Pulse Width |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| PWP | Programming Pulse Width |  | 90 | 100 | 110 | $\mu \mathrm{S}$ |
| TD | Pulse Sequence Delay |  | 1 | 5 | 50 | $\mu \mathrm{S}$ |
| tr2 | Forced Output Voltage Rise Time | 10\% to $90 \%$ | 4 | 14 | 40 | $\mu \mathrm{S}$ |
| tr 1 | Vcc Supply Rise Time | 10\% to $90 \%$ | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| tf2 | Forced Output Voltage Fall Time | 90\% to 10\% | 2 | 7 | 20 | $\mu \mathrm{S}$ |
| $\mathrm{tf}_{1}$ | Vcc Supply Fall Time | 90\% to 10\% | 1 | 4 | 10 | $\mu \mathrm{S}$ |
| TPP | Programming Period |  | 100 | 160 | 350 | $\mu \mathrm{S}$ |
| FL | Fusing Attempts per Link |  | - | 1 | 2 | Cycle |
| Vs | Verify Threshold ${ }^{3}$ |  | 1.4 | 1.5 | 1.6 | V |

## NOTES:

1. Bypass VCC to GND with a $0.01 \mu \mathrm{~F}$ capacitor to reduce voltage spikes. The VCC power supply must be capable of handling 1 Ampere maximum.
2. Care should be taken to ensure that the voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.
3. Vs is the sensing threshold of the device output voltage for a programmed link. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.


Figure 1
EDIT MODE PINOUT
HPL-77319/320

NOTE: While programming the HPL-77319/320 no pins should be left floating. Pin 16 (SENSE FUSE) appears as an open collector output during programming. It should be tied to VCC through 10 K ohm resistor.

## PROGRAMMING PROCEDURE

1. Set-Up:
a. During programming, no pins should be left floating. Pin 16 should be terminated with a 10 k ohm resistor to Vcc.
b. Set GND (Pin 10) to OV.
2. Select the EDIT Mode:
a. Apply OV to Pin 20.
b. Apply VIL to Pin 18.
c. Apply Viн to Pin 11.
d. Apply VIL to Pin 17.
3. Select the Fuse to be Programmed:
a. Wait TD and select a ROW by specifying the appropriate binary ROW address according to Table 2.
b. Select a COLUMN by specifying the appropriate binary COLUMN address according to Table 3.
4. Program the Fuse:
a. Wait To and raise Pin 20 to Vccp .
b. Wait To and raise Pin 17 to $\mathrm{V}_{\text {iн }}$.
c. Wait To and raise Pin 18 to Vopf.
d. Wait To and pulse Pin 11 to VIL for a duration of PWp.
e. Return Pin 11 to Vit.
f. Wait To and lower Pin 18 to Vit.
g. Wait TD and lower Pin 17 to VIL.
5. Verify Programmed Fuse:
a. Wait To and lower Pin 11 to Vil.
b. At the end of PWv , monitor Pin 16 for a level of Vs .
c. Return Pin 11 to $\mathrm{V}_{\mathrm{I}}$.
d. Wait To and lower Pin 20 to OV.
e. If Pin 16 has indicated a Vol, return to step 4 and repeat so that the fuse receives a maximum of two (2) fusing attempts.
6. Repeat Steps 3 Through 5 for All Fuses to be Blown.

## PROGRAMMING WAVEFORMS



Figure 2

# TABLE 2 EDIT MODE ROW SELECT 

| ROW | R5 | R4 | R3 | R2 | R1 | RO |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 8 | Pin 9 | Pin 12 | Pin 13 | Pin 14 | Pin 15 | VARIABLE |
| 0 | L | L | L | L | L | L | 11 - |
| 1 | L | L | L | L | L | H | 11 |
| 2 | L | L | L | L | H | L | 10 |
| 3 | L | L | L | L | H | H | 10 |
| 4 | L | L | L | H | L | L | 12 |
| 5 | L | $L$ | L | H | L | H | 12 |
| 6 | L | L | L | H | H | L | B5 |
| 7 | L | L | L | H | H | H | B5 |
| 8 | L | L | H | L | L | L | 13 |
| 9 | L | L | H | L | L | H | 13 |
| 10 | L | L | H | L | H | L | B4 |
| 11 | L | L | H | L | H | H | B4 |
| 12 | L | L | H | H | L | L | 14 |
| 13 | L | L | H | H | L | H | $\overline{14}$ |
| 14 | L | L | H | H | H | L | B3 |
| 15 | L | L | H | H | H | H | B3 |
| 16 | L | H | L | L | L | L | 15 - |
| 17 | L | H | L | L | L | H | 15 |
| 18 | L | H | L | L | H | L | B2 |
| 19 | L | H | L | L | H | H | $\overline{\mathrm{B} 2}$ |
| 20 | L | H | L | H | L | L | 16 |
| 21 | L | H | L | H | L | H | $\overline{16}$ |
| 22 | L | H | L | H | H | L | B1 |
| 23 | L | H | L | H | H | H | $\overline{\mathrm{B1}}$ |
| 24 | L | H | H | L | L | L | 17 - |
| 25 | L | H | H | $L$ | L | H | $\overline{17}$ |
| 26 | L | H | H | L | H | L | B0 |
| 27 | L | H | H | L | H | H | $\overline{\mathrm{BO}}$ |
| 28 | L | H | H | H | L | L | 18 - |
| 29 | L | H | H | H | L | H | 18 |
| 30 | L | H | H | H | H | L |  |
| 31 32 | $L$ $H$ | $\stackrel{H}{\mathrm{H}}$ | H L | H | H | H | CONFIGURE |
| 32 | H | L | L | L | L | L | CONFIGURE |

NOTES
(1) Row number 32 should only be selected when proarammina the configuration fuses.
(2) Pin 7 (R6) is used for proqramming other HPL devices and should be held at or less than VIL during proqramming
(3) $\mathrm{OV} \leqslant \mathrm{L} \leqslant \mathrm{VIL}$

| COLUMN | C6 | C5 | C4 | C3 | C2 | C1 | CO | PART |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | Pin 19 | Pin 1 | Pin 2 | Pin 3 | Pin 4 | Pin 5 | Pin 6 | NUMBER |
| 0 | L | L | L | L | L | L | L |  |
| 1 | L | L | L | $L$ | L | L | H |  |
| 2 | L | L | L | L | L | H | L |  |
| 3 | L | L | L | L | L | H | H |  |
| 4 | L | L | L | L | H | L | L |  |
| 5 | L | L | L | L | H | L | H |  |
| 6 | L | L | L | L | H | H | L |  |
| 7 | L | L | $L$ | L | H | H | H |  |
| 8 | L | L | L | H | L | L | L |  |
| 9 | L | L | L | H | L | L | H |  |
| 10 | L | L | L | H | L | H | L |  |
| 11 | L | L | L | H | L | H | H |  |
| 12 | L | L | L | H | H | L | L |  |
| 13 | L | L | L | H | H | L | H |  |
| 14 | L | L | L | H | H | H | L |  |
| 15 | L | L | L | H | H | H | H |  |
| 16 | L | L | H | L | L | L | L |  |
| 17 | L | L | H | L | L | L | H |  |
| 18 | L | L | H | L | L | H | L |  |
| 19 | L | L | H | L | L | H | H |  |
| 20 | L | L | H | L | H | L | L |  |
| 21 | L | L | H | L | H | L | H | HPL77319 |
| 22 | L | L | H | L | H | H | L | HPL77320 |
| 23 | L | L | H | L | H | H | H |  |
| 24 | L | L | H | H | L | L | L |  |
| 25 | L | L | H | H | L | L | H |  |
| 26 | L | L | H | H | L | H | L |  |
| 27 | L | L | H | H | L | H | H |  |
| 28 | L | L | H | H | H | L | L |  |
| 29 | L | L | H | H | H | L | H |  |
| 30 | $L$ | L | H | H | H | H | L |  |
| 31 | L | L | H | H | H | H | H |  |
| 32 | L | H | L | L | L | L | L |  |
| 33 | L | H | L | L | L | L | H |  |
| 34 | L | H | L | L | L | H | L |  |
| 35 | L | H | L | L | L | H | H |  |
| 36 | L | H | L | L | H | L | L |  |
| 37 | L | H | L | L | H | L | H |  |
| 38 | L | H | L | L | H | H | L |  |
| 39 | L | H | L | L | H | H | H |  |
| 40 | L | H | L | H | L | L | L |  |
| 41 | L | H | L | H | $L$ | L | H |  |
| 42 | L | H | L | H | L | H | L |  |
| 43 | L | H | L | H | L | H | H |  |
| 44 | L | H | L | H | H | L | L |  |
| 45 | L | H | L | H | H | L | H |  |
| 46 | L | H | L | H | H | H | L |  |
| 47 | L | H | L | H | H | H | H |  |
| 48 | L | H | H | L | L | L | L |  |
| 49 | $L$ | H | H | L | L | L | H |  |
| 50 | L | H | H | L | L | H | L |  |
| 51 | L | H | H | L | L | H | H |  |
| 52 | L | H | H | L | H | L | L |  |
| 53 | L | H | H | L | H | L | H |  |
| 54 | L | H | H | L | H | H | L |  |
| 55 | L | H | H | L | H | H | H |  |
| 56 | L | H | H | H | L | L | L |  |
| 57 | L | H | H | H | L | L | H |  |
| 58 | L | H | H | H | L | H | L |  |
| 59 | L | H | H | H | L | H | H |  |
| 60 | L | H | H | H | H | L | L |  |
| 61 | L | H | H | H | H | L | H |  |
| 62 | L | H | H | H | H | H | L |  |
| 63 | L | H | H | H | H | H | H |  |
| 64 | H | L | L | L | L | L | L |  |
| 65 | H | L | L | L | L | L | H |  |
| 66 | H | L | L | L | L | H | L |  |
| 67 | H | L | L | L | L | H | H |  |
| 68 | H | L | L | $L$ | H | L | L |  |
| 69 | H | L | L | L | H | L | H | ONLY |
| 70 | H | L | L | L | H | H | L |  |
| 71 | H | L | $L$ | L | H | H | H |  |



Figure 3

## USE OF THE PROGRAMMING FORM

The programming form for the HPL-77319/320 is shown in Figure 3. Both devices have two output pins (FO-F1), and six bi-directional pins ( $\mathrm{BO}-\mathrm{B5}$ ) which may be used as outputs or inputs. Any pin used as an output can have from one to eight product terms (AND) summed (OR'D) to it. Each product term can have from one to sixteen variables. In addition, each output and bi-directional pin has an extra configuration fuse which may be used to drive the bi-directional pins into a high impedance state allowing them to be used as inputs if desired, and to invert the polarity of the output pins. The HPL-77318/16LE8 has six inverting bidirectionals; the HPL-77320/16HE8 has six non-inverting bi-directionals.

Referring to the programming form (Figure 3), it can be seen that the column numbers or product term numbers are listed at the left hand side. Across the top, the row number or input variables are listed. In order to include an input variable in a product term, a " 1 " should be placed in the box at the intersection of the input variable and the product term. Notice that for every product term, if any input variable has both its true and complement forms included, then the entire product term will be unconditionally disabled (A./ $A=0$ ), and will not contribute to the associated output. If it is desired not to use a product term, then all boxes for that column number should be left blank, notice that row 32 has the input symbol $\frac{1}{=}$; this indicates that this row is at ground potential or logical " 0 ". If a " 1 " is placed in a box at the intersection of Row 32 and an INVERT product term, then the associated output will be non-inverting; if a " 0 " is used, then the output will be inverting.

If a " 1 " is placed in a box at the intersection of Row 32 and a Three-State product term, then the associated bi-directional pin will be active (output). If a " 0 ' is used, then it will be inactive (input). In this way the device's I/O ratio may be varied.

Each of the six bi-directional pins ( $\mathrm{BO}-\mathrm{B} 5$ ) has a gray area shown on the programming form at the intersection of their product terms and feedback variables. These gray areas may be be used, but a latched or oscillatory condition could occur if a positive or negative feedback loop is formed.

The programming form is shown with all boxes blank which is equivalent to all fuses being blown. HPL devices are supplied with all fuses intact and undesired fuses or connections must be blown.

For information concerning the entry of fuse data from the programming form into a suitable HPL programmer, refer the operating guide for that programmer.

If it is desired that device programming should be performed by Harris, programming information may be supplied in one or more of the following forms:

1. Master devices (Harris or other)
2. Boolean equations
3. Paper tapes
4. Programming form
5. Marked up logic diagrams (A substantial charge may be made for this entry format)

## Features

- LOGIC PATHS TESTED TO ENSURE FUNCTIONALITY
- FAST ACCESS (INPUT TO OUTPUT) 35nsec MAX
(CLOCK TO OUTPUT) . . . . . . . 25nsec MAX
- LOW ICC

180 mA MAX

- ALLOWS SIGNIFICANT PACKAGE COUNT SAVINGS
- ENHANCED INDUSTRY STANDARD PARTS
- 20 PIN SLIMLINE DIP
- HIGH SPEED PROGRAMMING PROCEDURE - ONE PULSE/ FUSE ASSURES SUPERIOR RELIABILITY
- REDUCTION OF IC INVENTORIES
- PROGRAMMABLE SUBSTITUTE FOR TTL SSI/MSI LOGIC CIRCUITS
- EASE OF PROTOTYPING AND BOARD LAYOUT
- TTL COMPATIBLE INPUTS AND OUTPUTS
- "THREE STATE" OUTPUTS
- THE HARRIS RELIABLE NICKEL-CHROMIUM FUSE TECHNOLOGY
- COMBINATORIAL AND/OR REGISTERED OUTPUTS
- SUPPORTED BY HELPTM SOFTWARE


## Applications

- RANDOM LOGIC REPLACEMENT
- CODE CONVERTORS
- STATE MACHINES
- ENCODERS/DECODERS
- BOOLEAN FUNCTION GENERATORS
- DIGITAL MULTIPLEXERS
- SHIFT REGISTERS
- COMPARATORS


## Pinouts

HPL-77212/16R8

| $10 \square 1$ | 20 | Vcc |
| :---: | :---: | :---: |
| ${ }_{11} \square_{2}$ | 19 | F7 |
| $12 \square$ | 18 | $]^{\mathrm{F} 6}$ |
| $13 \square 4$ | 17 | F5 |
| $14 \square 5$ | 16 | F4 |
| 156 | 15 | F3 |
| $16 \square$ | 14 | F2 |
| 178 | 13 | F1 |
| 18-9 | 12 | Fo |
| GND 10 | 11 | $\square \overline{C E}$ |

HPL-77211/16R6

| $10 \square \sqrt{1}$ | 20 | vcc |
| :---: | :---: | :---: |
| $11{ }^{1}$ | 19 | B1 |
| 12.3 | 18 | F5 |
| $13 \square 4$ | 17 | F4 |
| $14 \square^{5}$ | 16 | f3 |
| 15-6 | 15 | F2 |
| $16 \square$ | 14 | F1 |
| 178 | 13 | 1 FO |
| $18 \square 9$ | 12 | B0 |
| GND 10 | 11 | $\overline{C E}$ |


| HPL-77210/16R4 |  |  |
| :---: | :---: | :---: |
| $10 \square 1$ | 20 | Vcc |
| 112 | 19 | B3 |
| 12.3 | 18 | B2 |
| $13{ }^{12}$ | 17 | F3 |
| 145 | 16 | $\square^{5} 2$ |
| 156 | 15 | ]F1 |
| $16 \square$ | 14 | $\mathrm{FO}^{\mathrm{F}}$ |
| 178 | 13 | B1 |
| $18 \square 9$ | 12 | В $\square^{\text {¢ }}$ |
| GND 10 | 11 | $\overline{C E}$ |

## Description

The HPL-77210/211/212 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two level logic elements with either four registered and four combinatorial outputs (HPL-77210), six registered and two combinatorial outputs (HPL-77211), or eight registered outputs (HPL-77212).

Each combinatorial output consists of seven product terms (AND) summed (RO) together to generate the familiar Sum of Products (SOP) form of Boolean expression. An eighth product term associated with each conbinatorial output can drive it into a high impedance state allowing that output to be used as an input, either permanently or dynamically. Each registered output is controlled by a dedicated output enable pin (Pin 11). Registered outputs also provide feedback to the matrix, allowing state machines to be implemented.

The HPL-77210/211/212 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other Harris HPL-77xxx programmable logic devices. The HPL-77210/211/212 are available in 20 pin slimline DIP packages with pinouts identical to the 16R4/R6/R8.

The HPL-77210/211/212 contains unique test circuitry developed by Harris which is enabled at the time of manufacture to allow complete $A C$ and DC testing.

[^7]HPL-77210/16R4


HPL-77211/16R6



## HPL Programming Philosophy

Harris Semiconductor is the only vendor who manufactures both IFL and PAL type devices, and all HPL products (IFLs and PALs) program generically on any conventional programmer fitted with the appropriate Harris Programming/Testing Adaptor.

The HPL generic programming method employs a simple programming algorithm which does not require stress-inducing high voltages for individual fuse addressing; instead, program mode fuse addressing is done using TTL logic level signals. By using low voltages during programming, functional yield and in-circuit device reliability are maximized.

Another advantage of family wide generic programming is a reduction in the number of programmer adaptors required to program a wide range of devices, and therefore a reduction in the time required for familiarization by the operator. The HPL generic programming philosophy will be used on all future products, helping to ensure nonobsolescence of programming equipment.

All HPL products feature three distinct modes of operation. Two modes are always available to the user: the PROGRAMMING MODE (MODE 2) and the FUNCTIONAL MODE (MODE 3). The TEST MODE (MODE 1) is not generally available to the user because of its proprietary nature. For further information on MODES 1 and 3, please contact Harris Semiconductor, or consult Module 5, on page 6-32 (Section 6 - Applications) of this data book.

In MODE 2 (PROGRAMMING MODE), the integrity of the fuse matrix is verifiable; in other words, it is possible to verify that all the fuses in an unprogrammed device are intact. Also, individual fuses are capable of being selectively programmed in order to generate the overall logical functionality required by the user. Lastly, it is possible to verify that programmed fuses have programmed correctly, and that fuses desired not to be programmed are still intact. In summary, the basic features of the programming mode are:

1. The ability to selectively read all fuses to determine whether they are intact or programmed. This feature is functional both before and after programming.
2. The ability to selectively program individual fuses without erroneously programming nonselected fuses, or electrically or thermally overstressing or damaging the device.


PROGRAM MODE BLOCK DIAGRAM

Complete information on the programming and subsequent verification of HPL parts can be found in the individual device data sheets. The HPL programming mode pinout and programming algorithm is generic to all HPL products to this date; however, in accord with the Harris policy of supplying the customer with the highest possible quality, future products may include enhancements to the basic programming scheme.

## HPL Programmer Evaluation

Programmer equipment manufacturers identified in the accompanying list have previously produced equipment determined to be capable of properly programming Harris Semiconductor Programmable Logic (HPL). This list is provided only as a convenience to purchasers of HPLs to identify programmer manufacturers potentially suitable for programming the HPLs. It is neither intended to be a representation or warranty by Harris of the capability of all listed manufacturer's models nor an indication of unsuitability of other manufacturers not contained in the list. HPL purchasers are advised to adhere to the programming requirements specified in HARRIS current data sheets applicable to the HPLs to be programmed and to the programming equipment manufacturer's specifications. Responsibility for programming equipment performance lies solely with the equipment manufacturer. The programmer user is cautioned to verify operation and performance according to the manufacturer's instructions and specifications prior to each use, and to determine that the programming complies with the applicable HPL data sheet. Harris accepts no responsibility for HPLs which have been subjected to incorrect or faulty programming.

## HPL Programmer Manufacturers

DATA I/O
10525 Willows Road N. E. C46
Redmond, WA 09052
Phone: 206-881-6444

STAG MICROSYSTEMS, INC.
528-5 Weddell Drive
Sunnyvale, CA 94086
Phone: 408-745-1991

DIGILEC USA *
Suite 103
7335 East Acoma Drive
Scottsdale, AZ 85260
Phone: 602-991-7268

* In approval process at present time.

NOTE: Programmer manufacturers are changing from modular or card sets to a universal type of programming system. Contact the programmer manufacturer for their latest updates of hardware and software.

## Applications

## Applications Index <br> 6-2

HPL Modules
6-3

HPL Application Notes
6-37

Power Strobe Application Note
6-44

## Applications Index

Introduction to Harris Programmable Logic ..... 6-3
Module 1 Introduction to the HPL Family ..... 6-8
Module 2 Introduction to Boolean Algebra ..... 6-12
Module 3 HPL-77215/16H8, HPL-77216/16P8, ..... 6-20 HPL-77209/16L8 Applications
Module $4 \quad$ HPL-77513/82S153 FPLA Applications ..... 6-27
Module 5 Testability For Programmable Logic ..... 6-33
Application Note 106 Hazard Free Logic Design ..... 6-37
Application Note 107Application Note 201Power Strobing Large Memory Arrays6-44

## INTRODUCTION TO HARRIS PROGRAMMABLE LOGIC.

## Introduction

Harris Programmable Logic (HPL) is a family of user configurable logic elements designed to be space and power saving replacements for random logic designs implemented in TTL or LSTTL. HPL products are a natural progression for Harris Semiconductor, already a major PROM supplier with over ten years experience in the field of nichrome fuse programmable devices. The HPL family contains devices which are functional and pinout replacements for existing industry standard devices, and also includes new devices with enhanced architectural features designed for applications which are not served by existing devices.

## Family

The HPL family is divided into three architecturally distinct groups, each with its own advantages and areas of application. The three HPL groups are: IFL'T, PAL® and PROM, and are all similar in that they contain two logic arrays. The first array is an AND array which is used to form PRODUCT terms from combinations of feedback and/or input variables. The second array is an OR array which is used to form SUM terms from combinations of product terms generated by the first array. The difference between the three architectural groups results from various combinations of user configurable and fixed arrays.

The PAL type devices have a programmable first array (AND) and a fixed second array (OR). The PROM type devices have this configuration reversed; they have a fixed first array (AND) and a programmable second array (OR).

The IFL architectural group is different again, with both its first (AND) and second (OR) logic arrays being programmable. The various combinations of fixed and programmable arrays are shown graphically in FIG 2 on the following page. No one architectural group is the optimum solution for all designs, and for this reason Harris offers a wide range of devices to suit almost any design requirement.

## Programming

All HPL devices, with the exception of the high speed PROM group, program generically on any conventional programmer fitted with the appropriate adaptor. The HPL generic programming method employs a simple programming algorithm which does not require stress-inducing high voltages for individual fuse addressing; instead, program mode fuse addressing is done using TTL logic level signals. By using low voltages during programming, functional yield and in-circuit device reliability are maximized. Another advantage of family wide generic programming is a reduction in the number of programmer adaptors required to program a wide range of devices, and therefore a reduction in the time required for familiarization by the operator. The HPL generic programming philosophy will be used on all future products, helping to ensure non-obsolescence of programming equipment.

## Quality

One of the fundamental requirements for high quality is the ability to perform testing on unprogrammed devices as they are manufactured. It was only after the appearance on the
market of early Programmable Array Logic devices that both manufacturers and users became aware of the inherent non-testability of those devices. The reasons for this difficulty in testing blank devices stemmed from architectural differences between programmable logic and programmable memory.

In a programmable memory device, such as a PROM, the same circuitry that is used at manufacture to verify the existence of fuses is used during the normal operation of the device. Therefore, if a PROM passes a fuse array verification test, then the logic paths from input to output are automatically tested for functionality. This simplicity of testing is not, however, present in programmable logic devices because the fuse array is verified using totally separate circuitry to that which is used to carry logic signals during normal device operation. Consequently, verification of the fuse array at manufacture does not guarantee correct operation of the logic paths, and because of this, fuse pattern verification by the user does not guarantee correct device functionality. It is apparent that, unlike a PROM, there are two components of FUNCTIONAL YIELD in a Programmable Logic device: FUSING YIELD and LOGIC PATH YIELD. The FUSING YIELD of a programmable logic device is similar to a PROM and is close to $100 \%$. However, the LOGIC PATH YIELD is an unknown quantity and varies from device to device. The components of FUNCTIONAL YIELD for a programmable logic and programmable memory device are shown in FIG 1.

## FUNCTIONAL YIELD (PROM) = FUSING YIELD FUNCTIONAL YIELD (PROGRAMMABLE LOGIC) $=$ FUSING YIELD $\times$ LOGIC PATH YIELD

FIG. 1
Responding to customer requirements for high quality devices, Harris developed unique on-chip test circuitry, which is enabled at the time of manufacture to allow complete testing of all logic paths, eliminating the uncertain factor of LOGIC PATH YIELD. One of the benefits of this test circuitry is that the user receives a completely tested device which, providing the fuse array programs correctly, is guaranteed to be functional, eliminating the problem of devices that verify on the programmer but fail in the circuit board. A second benefit of on-chip test circuitry is the ability to perform AC/DC parametric testing at the time of manufacture. This allows Harris to ship devices which are TESTED AND GUARANTEED, and not simply GUARANTEED.

## Family Features and Characteristics

- Broad range of device types
- Generic "Low Voltage" programming
- Industry standard and proprietary devices
- Quality "TESTED AND GUARANTEED" devices
- MIL-M-38510 approved NiCr fuse technology
- Slimline packages including "Power Plastic"

HPL" ${ }^{\text {w" }}$ The Logical Solution

## HPL PRODUCT LINE

The HPL product range includes devices from all three of the possible programmable logic architectures, in recognition of
the fact that no one architecture is the optimum solution for all designs.

FIRST ARRAY


FIG 2

| PART NUMBER | ALTERNATIVE PART NUMBER | ARCHITECTURE | SPEED | AVAILABILITY |
| :---: | :---: | :---: | :---: | :---: |
| HPL-77153 | 82S153 | FPLA | 40 nS | NOW |
| HPL-77209 | 16L8 | PAL | 35 nS | NOW |
| HPL-77210 | 16R4 | PAL | 17 MHz | CY84 |
| HPL-77211 | 16R6 | PAL | 17 MHz | CY84 |
| HPL-77212 | 16R8 | PAL | 17 MHz | CY84 |
| HPL-77215 | *16H8 | PAL | 35 nS | NOW |
| HPL-77216 | *16P8 | PAL | 35 nS | NOW |
| HPL-77317 | 16LD8 | PAL | 35 nS | CY84 |
| HPL-77318 | 16HD8 | PAL | 35 nS | CY84 |
| HPL-77319 | *16LE8 | PAL | 35 nS | CY84 |
| HPL-77320 | *16HE8 | PAL | 35 nS | CY84 |
| HPL-77209B |  | PAL | 15 nS | CY85 |
| HPL-77215B | - | PAL | 15 nS | CY85 |
| HPL-77216B | - | PAL | 15 nS | CY85 |
| HPL-77210B | - | PAL | 40 MHz | CY85 |
| HPL-77211B | - | PAL | 40 MHz | CY85 |
| HPL-77212B | - | PAL | 40 MHz | CY85 |
| HPL-77061 | *- | FPAD | 25 nS | CY84 |
| HPL-77209A | 16L8A | PAL | 25 nS | CY84 |
| HPL-77215A | 16H8A | PAL | 25 nS | CY84 |
| HPL-77216A | *16P8A | PAL | 25 nS | CY84 |
| HPL-77210A | 16R4A | PAL | 25 MHz | CY84 |
| HPL-77211A | 16R6A | PAL | 25 MHz | CY84 |
| HPL-77212A | 16R8A | PAL | 25 MHz | CY84 |

[^8]
## HPL" ${ }^{\text {w }}$ The Logical Solution

HPL-77209/16L8
HPL-77215/16H8
HPL-77216/16P8

Functional Diagrams

D.C. ELECTRICAL CHARACTERISTICS (Operating)

HPL-77215/216/209-5 (Vcc $=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+75^{\circ} \mathrm{C}\right)$
$\mathrm{HPL}-77215 / 216 / 209-2 /-8\left(\mathrm{VCc}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$


## Description

The HPL-77215/216/209 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two-level logic elements consisting of 7 product terms (AND) summed (OR) together to generate each of the 8 outputs. An eighth product term associated with each output can drive it to a high impedance state allowing 6 (B0-B5) of the 8 outputs to be used as inputs, either permanently or dynamically.
The HPL-77209 is functionally identical to the industry standard 16L8, and implements logic expressions of the Inverted Sum Of Products (ISOP) form.
The HPL-77215 is a similar device to the 16L8 but does not include the associated output inversion, it implements logic expressions of the Sum Of Products (SOP) form.


## A. C. SWITCHING CHARACTERISTICS (Operating)



The HPL-77216 is a more flexible device, it includes 8 EX-OR gates in each output path, controlled by 8 extra fuses, allowing the polarity of each output to be user configured. This device can implement a combination of SOP and ISOP expressions.
The HPL-77215/216/209 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.
Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL-77215/216/209 are available in 20 pin slimline DIP packages with pinouts identical to the 16L8.
The HPL-77215/216/209 contain unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete $A C$ and DC testing.

HPL" ${ }^{\text {w }}$ The Logical Solution

## Functional Diagram

## HPL-77153/82S153

HPL-77153/82S153


- denotes fixed connection


## D.C. ELECTRICAL CHARACTERISTICS (Operating)

HPL-77153/82S153-5 (VCC $=5.0 \mathrm{~V} \pm 5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ ) HPL-77153/82S $153-2 /-8\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$

| SYMBOL | parameter |  | MIN | MAX | UNITS | test conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & I_{1 H} \\ & I_{1 L} \\ & \hline \end{aligned}$ | Input Current Dedicated Input |  | - | $\begin{aligned} & \hline+40 \\ & -100 \\ & \hline \end{aligned}$ | $\begin{aligned} & A \\ & A \end{aligned}$ | $\begin{aligned} & v_{1 H}=v_{\mathrm{cc}} \mathrm{MAX} \\ & \mathrm{v}_{\mathrm{IL}}=0.4 \mathrm{~V} \end{aligned}$ | $V_{C C}=V_{C C}$ MAX |
| $\begin{aligned} & \hline \mathrm{IBZH} \\ & \mathrm{I}_{\mathrm{BZL}} \end{aligned}$ | Input Current Bidirectional Pin Current Hi-Z State | $\begin{aligned} & " 1 " \\ & " "^{\prime \prime} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & +40 \\ & -100 \end{aligned}$ | A | $\begin{aligned} & \mathrm{V}_{\mathrm{BH}}=\mathrm{v}_{\mathrm{CC}} \mathrm{MAX} \\ & \mathrm{v}_{\mathrm{BL}}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{v}_{\mathrm{CC}}=\mathrm{v}_{\text {cc }} \mathrm{MAX}$ |
| $\begin{aligned} & \mathrm{v}_{\mathrm{IH}} \\ & \mathrm{v}_{\mathrm{IL}} \end{aligned}$ | Input Threshold Voltage | $\begin{gathered} " 1 " \\ "^{\prime \prime} \end{gathered}$ | 2.0 | 0.8 | v | $\begin{aligned} & v_{\mathrm{CC}}=\mathrm{v}_{\mathrm{CC}} \mathrm{MAX} \\ & \mathrm{v}_{\mathrm{CC}}=\mathrm{v}_{\mathrm{CC}} \mathrm{MIN} \end{aligned}$ |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voitage |  | 2.4 | - | v | $v_{c c}=v_{c c} \text { MIN }$ | $1 \mathrm{OH}=-2.0 \mathrm{~mA}$ |
| Vol | Low-Level Output Voltage |  | - | 0.5 | v | $\mathrm{V}_{1 \mathrm{H}}=2.0 \mathrm{~V}$ | $\mathrm{I}^{\mathrm{OL}}=+16 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Voltage |  | - | -1.2 | $v$ | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}$ |  |
| Ios | Output Short Circuit Current* | c M | $\begin{aligned} & -20 \\ & -15 \end{aligned}$ | $\begin{aligned} & -70 \\ & -85 \end{aligned}$ | mA mA | $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{v}_{\text {Out }}$ <br> One output for MA |  |
| ICC | Power Supply Current | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ |  | $\begin{aligned} & 155 \\ & 165 \end{aligned}$ | mA mA | $\mathrm{V}_{\text {cc }}=\mathrm{V}_{\text {cc }}$ MAX |  |

$\mathrm{C}=$ Commercial ( -5 ) $\quad \mathrm{M}=$ Military ( $-2 /-8$ )

## A. C. SWITCHING CHARACTERISTICS (Operating)


NOTE: Maximum test frequency is 5 MHz with a $\mathbf{5 0 \%}$ duty cycle.

## Description

The HPL-77153/82S153 is a programmable logic device designed to be cost effective and space saving replacement for discrete logic designs. This device is a two-level logic element, consisting of 32 product terms (AND) and 10 sum terms (OR) with fusible links for programming I/O polarity and direction.
All product terms can be linked to 8 inputs (I) and 10 bidirectional I/O lines (B) allowing variable I/O configurations using the 10 direction control gates (C), ranging from 17 inputs and 1 output to 8 inputs and 10 outputs.
On chip T/C buffers allow either True (I, B) and/or Complement (I, B) signals to be linked to any of the product terms, the outputs of which may be used as inputs to any or all of the sum terms. The output polarity of the sum terms is individually programmable by means of a fuse-link controlled EX-OR gate to allow implementa-
tion of Sum Of Products (SOP) or inverted Sum Of Products (ISOP) expressions.
The HPL-77153/82S153 is field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.
Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL77153/82S153 is available in a 20 pin slimline ceramic DIP with a pinout identical to the 82S153. NOTE: The HPL-77152/82S152 (open collector outputs) can also be made available.
The HPL-77153/82S153 contains unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete $A C$ and DC testing.

## HPL ${ }^{\text {m }}$ The Logical Solution

## CHOOSING AND USING PROGRAMMABLE LOGIC

Because of the wide range of HPL products available, some method of selecting the right device for a given application is necessary. The method offered below is one way of selecting a device based on input, output and product term usage. This is only one method; other selection criteria, such as speed or
power, may require a different selection procedure and will be different from user to user. However, the method shown is a good first approach. Decisions based on other criteria can be made after a device is initially selected.

FOUR CRITERIA ARE IMPORTANT


1. DRAW BOX AROUND SECTION OF CIRCUIT TO BE REPLACED, COUNT NUMBER OF INPUTS =I
2. COUNT NUMBER OF OUTPUTS $=\varnothing$
3. DERIVE LOGIC EQUATIONS FOR EACH OUTPUT e.g.:


COUNT NUMBER OF PRODUCT TERMS FOR ALL OUTPUTS $=$ PT
4. HOW MANY PRODUCT TERMS ARE USED ON THE OUTPUT WITH MOST PRODUCT TERMS $=$ PM


# Module 1 <br> Introduction to the HPL Family By Steven Bennett - HPL Product Marketing 

### 1.1 THE HPL FAMILY IS THE ANSWER!

In the 1970's, the microprocessor, after some reticence by engineers, was hailed as the panacea for many logic circuit design problems which previously had been the domain of large arrays of discrete logic.

The microprocessor could offer many advantages over discrete logic arrays, including reduced system power, much reduced package count, improved reliability, the ability to implement logic functions not available in discrete packages, and the flexibility to reprogram the emulated logic function by simple software changes.

These advantages were quickly realized by engineers working in many different application areas, and were partly responsible for the astonishing success enjoyed by the microprocessor.

Useful though the microprocessor is, it does suffer from one important disadvantage - speed. Any emulation of a discrete logic array cannot, with today's technology, hope to even approach the speed of the discrete design.

Speed may not be an important consideration in some designs, but in many others it certainly is. For this class of applications, a new product line is available: the HPL family of programmable logic.

The HPL family consists of many products for implementing large or small, synchronous or asynchronous logic arrays, that could only be emulated in real time by a microprocessor running at several hundred megahertz, which is not possible with today's technology.

The use of HPL products, because they are easily understood by a hardware engineer, can allow him to exercise more control over a project. In the last decade, this control has become more and more the domain of software engineers who have required increasingly large amounts of time and resources to accomplish their task.

In conclusion, there exists a class of applications where HPL devices can be used to produce a cheaper, faster, lower power, fewer parts solution to logic design problems.

### 1.2 WHAT ARE HPL DEVICES?

HPL devices are a "black box" solution to logic design problems. All the devices in the family are characterized by having a set of inputs and a set of outputs; the logical relationship between any output and the set of all other inputs and outputs is determined by the way an array of fuses inside the device is programmed (the fuse array is similar to a PROM). The method used for generating the pattern for programming HPL devices may vary according to how the designer views the device.

For those designers who are more familiar with discrete logic design, the HPL device may be viewed as a highly integrated form of discrete logic. Indeed, examination of an HPL device data sheet will reveal a schematic of the internal logic of the device in terms of AND, OR and INVERTOR gates, LATCHES, REGISTERS, and other devices, with which such designers will be familiar.

For those designers who are familiar with Boolean Algebra, and take a "black box" approach to systems design, they need only generate the appropriate Boolean logic equations for each device output.

Whichever approach is taken to generate the programming pattern, it is a simple task to use almost any PROM programmer (with a suitable adapter) to program devices with the required pattern.

The ease of programming HPL devices can solve a common problem for designers using discrete logic, which is:
"How do I tell my boss that my design needs a minor modification, which will cause a six week production delay until new printed circuit boards are obtained?"
The programmability of HPL devices can eliminate this problem, as a "minor modification" can be implemented in minutes by programming a new device, or with some HPL devices performing "logical surgery" on a programmed part.

Having covered some areas of application and the advantage of using HPL devices, the following sections will deal with some of the decisions that must be made before choosing an HPL device.

### 1.3 PROM OR HPL, THAT IS THE QUESTION!

Programmable read only memories (PROM) have traditionally been used not only for the storage of computer programs, but also to emulate asynchronous random logic arrays.

The emulation of random logic by PROMs is attractive because it allows a significant reduction in package count, but it is not an optimum solution for the following reasons:

Any random logic array is characterized by having a number of inputs $(X)$ and a number of outputs $(Y)$. To replace a random logic array with a PROM requires the use of a PROM with $X$ inputs, which translates to $2^{x}$ bytes. For a small number of inputs, say 5 , one can use a $2^{5}$ or 32 byte PROM which is a low cost solution; however, suppose the input field is 13 bits wide, one must now use an 8 K byte PROM which is an expensive solution.

The high cost involved in replacing random logic arrays with a large number of inputs, with PROMs is mainly due to the inefficient architecture of PROMs when used in this manner. One useful definition of architectural efficiency is:

## NUMBER OF DISCRETE OUTPUT <br> EFFICIENCY $=\frac{\text { CODES USED }}{\text { TOTAL NUMBER OF OUTPUT }} \times 100 \%$

Let us now use this definition to compare the efficiency of PROMs versus HPL programmable logic arrays.

Suppose a random logic array exists, having an input field width of ten bits, an output field width of eight bits, and five unique output codes associated with the input field. One solution would be to use a $1 \mathrm{~K} \times 8$ PROM which would have the following efficiency:

$$
1 \mathrm{~K} \times 8 \text { PROM EFFICIENCY }=\frac{5 \times 100}{1024}=0.48 \%
$$

A better solution would be to use an HPL77209/16L8 Programmable Logic Array, which would have the following improved efficiency:
HPL77209/16L8 EFFICIENCY $=\frac{5 \times 100}{7}=71.42 \%$
NOTE: In the calculation used to evaluate the HPL77209/ 16L8 efficiency, it is assumed that the seven internal product terms available to each output are used to generate seven unique output codes in a similar manner to a PROM. Although this approach cannot be representative of all applications, it is a useful approximation.

The large difference in device efficiency is reflected in the higher cost of the PROM solution. This is not to say that all PROM applications are inefficient; for example, an ASCII to EBCDIC code convertor using a PROM would have a high efficiency, and in fact, could not be implemented using an HPL device.

The secret is to choose the correct device for one's application, and for the majority of random logic replacement applications, an HPL device should be preferred.

Having shown that HPL devices are far more efficient than PROMs for replacing most random logic arrays, the following is a more detailed explanation of how that efficiency is achieved.

HPLs are programmable AND arrays followed by either a fixed or a programmable OR array, according to the type. PROMs are fixed AND arrays followed by a programmable OR array. Figures 1-1 and 1-2 depict the basic difference.


Figure 1-1-Elementary PROM


Figure 1-2 - Elementary HPL
The PROM structure decodes all input combinations using a fixed AND decoder as shown in Fig. 1-1. Because the PROM illustrated has three inputs, the AND decoder must consist of $2^{3}=8$ AND gates. Each gate uniquely defines a product term (PT) which is fuse-linked to the input of the OR matrix as shown. The presence or absence of the fuse determines the programmed function. For example, to program the function
$\mathrm{YO}=/ \mathrm{C} . / \mathrm{B} . / \mathrm{A}+/ \mathrm{C} . \mathrm{B} . \mathrm{A}+\mathrm{C} . / \mathrm{B} . / \mathrm{A}+\mathrm{C} . / \mathrm{B} . \mathrm{A}$
(PTO) (PT3) (PT4) (PT5)
One would retain fuses for PTO, PT3, PT4, PT5 and blow all others. Note that a blown fuse represents a logical zero to the OR matrix.

NOTES: Symbology used in equations $+=$ OR

$$
\begin{aligned}
& \bullet=\text { AND } \\
& I=\text { NOT (INVERT) }
\end{aligned}
$$

Now suppose the following function were desired instead:

$$
Y 1=A+B \cdot C+/ B \cdot / C
$$

The first term, A , is implemented in the PROM by selecting PT1, PT3, PT5, and PT7. Product terms PT1, PT3, PT5, and PT7 can be reduced using Boolean Algebra as follows:

$$
\begin{gathered}
\mathrm{A}=/ \mathrm{C} \cdot / \mathrm{B} \cdot \mathrm{~A}+/ \mathrm{C} \cdot \mathrm{~B} \cdot \mathrm{~A}+\mathrm{C} \cdot / \mathrm{B} \cdot \mathrm{~A}+\mathrm{C} \cdot \mathrm{~B} \cdot \mathrm{~A} \\
\mathrm{~A}=/ \mathrm{C} \cdot \mathrm{~A}+\mathrm{C} \cdot \mathrm{~A}=\mathrm{A} \cdot(/ \mathrm{C}+\mathrm{C}) \\
\mathrm{A}=\mathrm{A}
\end{gathered}
$$

Similarly, the second term, B.C is generated by selecting PT6 and PT7 and the last term, /B./C by selecting PT0 and PT1. The ORing of all product terms implements Y 1 in the PROM as follows:

$$
\begin{aligned}
\mathrm{Y} 1 & =/ \mathrm{C} \cdot / \mathrm{B} \cdot / \mathrm{A}+/ \mathrm{C} \cdot / \mathrm{B} \cdot \mathrm{~A}+/ \mathrm{C} \cdot \mathrm{~B} \cdot \mathrm{~A} \\
& +\mathrm{C} \cdot / \mathrm{B} \cdot \mathrm{~A}+\mathrm{C} \cdot \mathrm{~B} \cdot / \mathrm{A}+\mathrm{C} \cdot \mathrm{~B} \cdot \mathrm{~A}
\end{aligned}
$$

Note that the original equation for Y 1 contained only three product terms while the PROM implementation required that six product terms be involved. This demonstrates the inefficiency of using a PROM to replace random logic.

A more effective architecture for implementing logic is shown in Fig. 1-2. Y1 can be directly implemented using this structure by simply programming fuses to generate the three product terms as follows:

$$
\mathrm{Y} 1=\underset{\mathrm{FO}}{\mathrm{~A}}+\underset{\mathrm{F} 8, \mathrm{~F} 10}{\mathrm{~B} . \mathrm{C}}+\underset{\text { F17, F15 }}{ }
$$

This would involve blowing all fuses except F0, F8, F10, F15, and F17.

Typically, logic designs involve a relatively high number of input variables but do not require that all $2^{n}$ possible input combinations be completely decoded as in the PROM; for example, a 10 variable logic expression as shown below would require a $2^{10}=1024$ location PROM.

$$
\begin{aligned}
\text { Y2 } & =\text { A./B./C.D.E./F.G.H.I./J } \\
& +/ \text { /A./B./C.D.E.F.G.H./I.J }
\end{aligned}
$$

However, the same function can easily be implemented in the basic HPL shown in Fig. 1-3. The HPL structure offers several potential advantages over the PROM, such as:

- GREATER THAN 4 TO 1 REDUCTION IN BOARD SPACE
- LOWER COSTS
- FASTER PROGRAMMING
- INCREASED SPEED
- USER DEFINABLE PINOUT
- EFFICIENT PRODUCT TERM COMPRESSION
- SMALLER FUSE ARRAY
- LOWER POWER
- ADVANCED ARCHITECTURE FEATURES

In addition, the price paid for additional input capability when using a PROM as a logic element is usually too high. As an example, consider adding another input variable to the previous 10 -input logic expression. The extra input variable would require a $2^{11}=2048$ location PROM, doubling the fuse matrix size required. On the other hand, adding an extra input to the HPL structure of Fig. 1-3 would only increase the fuse matrix size from 120 to 132 fuses, only a $10 \%$ increase in size.


Figure 1-3-Basic HPL Logic Structure

As a function of the number of inputs ( X ), the PROMs' fuse matrix size increases geometrically ( $\propto 2^{x}$ ), whereas the HPLs' array size increases arithmetically ( $\propto 2 \mathrm{X}$ ).

Harris programmable logic devices exhibit other features which make their use more desirable than PROMs. One such feature is the minimization of output glitches during input transitions. It is not often recognized that the logical output condition of a PROM is undefined for the duration of the device's access time, which means that for tens of nanoseconds after an address line changes, the device outputs may exhibit an undesired state. If the output from such a PROM is then used to drive a synchronous device such as a counter, erroneous counts may be registered. This situation rarely occurs with HPL devices, which can make the design engineers task easier, leading to fewer production problems.

So far, only an elementary form of HPL has been discussed. More complex devices are found in the HPL family, including:

Devices with programmable AND structures and programmable OR structures, which allow the implementation of larger and more powerful logic equations.

Devices with programmable output polarity (using EX-OR gates) allowing outputs to implement the true or inverted form of a logic expression.
Devices with latches and internal feedback allowing the implementation of sophisticated synchronous state machines of the Mealy or Moore type.

These and many other powerful features are dealt with more completely in the following modules.

### 1.4 THE HARRIS PROGRAMMABLE LOGIC FAMILY

The Harris Programmable Logic family consists of many different parts, some of which are enhanced versions of industry standard parts, while others are powerful propriety parts developed to satisfy a specific area of applications.

The HPL family is available in an advanced Bipolar technology, allowing high speed and low power devices to be fabricated.

Some of the features to be found in the HPL family are:

- SPACE SAVINGS PACKAGES
- HIGH SPEED AND LOW POWER
- ON-CHIP FUNCTIONAL TEST CIRCUITS
- Variable l/o pin ratio
- PROGRAMMABLE THREE STATE OUTPUTS
- BI-DIRECTIONAL PINS
- REGISTERS WITH FEEDBACK
- PROGRAMMABLE LATCHES
- PROGRAMMABLE OUTPUT POLARITY
- ARITHMETIC CAPABILITIES
- USER DEFINABLE PIN-OUT

Harris programmable logic devices can be programmed and verified using most standard PROM Programmers, with the addition of a suitable personality card.

A user can expect a very high programming yield because special test circuitry, built on chip, is enabled at the time of manufacture, allowing the parts to be exercised and tested for logical functionality and compliance with the published static (DC) and switching (AC) parameters. The ability to test parts at the time of manufacture eliminates a major problem associated with other industry parts; namely, the inability to guarantee the units as fully functional after programming, even though the fuse matrix had "verified".

Built in testability is just one of many unique enhancements included in the HPL family. All the enhancements included in the HPL family were designed in with the intention of providing the user with improved programming yield, superior and more reliable parts.

# By Steven Bennett - HPL Product Marketing 

### 2.1 INTRODUCTION TO LOGIC

It is ironic to reflect that the foundation of modern logic theory has lain dormant for many years before being utilized in practice. The basis of logic as we know it was set down in the nineteenth century by Boole, DeMorgan and others. Many generations were to pass before technologists began to realize the implications of these theories, and even longer before fabrication techniques for the construction of "logical" devices were perfected.

In this introduction to Boolean Algebra, the following Boolean operators are used:
$=$ Logical Equality
/ Negate (Not, invert)

+ OR (Sum)
- AND (Product)
:+: Exclusive OR
:*: Exclusive NOR
In addition, a number of logic theorems and laws will be used to manipulate and reduce logical equations; these theorems and laws are as follows:

THEOREM 1
THEOREM 2
THEOREM 3
THEOREM 4
THEOREM 5
THEOREM 6
THEOREM 7
THEOREM 8

$$
\begin{aligned}
A+0 & =A \\
A \cdot O & =0 \\
A+1 & =1 \\
A \cdot 1 & =A \\
A+A & =A \\
A \cdot A & =A \\
A+/ A & =1 \\
A \cdot A & =0
\end{aligned}
$$

## COMMUTATIVE LAW

$$
A+B=B+A
$$

$$
A \cdot B=B \cdot A
$$

## ASSOCIATIVE LAW

$$
\begin{aligned}
& A+B+C=(A+B)+C=A+(B+C) \\
& A \cdot B \cdot C=(A \cdot B) \cdot C=A \cdot(B \cdot C)
\end{aligned}
$$

## distributive Law

$$
\begin{aligned}
& A+(B \cdot C \cdot D)=(A+B) \cdot(A+C) \cdot(A+D) \\
& A \cdot(B+C+D)=A \cdot B+A \cdot C+A \cdot D
\end{aligned}
$$

## DeMORGAN'S THEOREM

$$
\begin{aligned}
& /(A+B+C)=/ A \cdot / B \cdot / C \\
& /(A \cdot B \cdot C)=/ A+/ B+/ C
\end{aligned}
$$

DeMorgan's theorem is one of the most powerful tools for engineering applications and is very useful for designing with HPL programmable logic devices because it provides a quick and simple conversion method between PRODUCT OF SUMS and SUM OF PRODUCTS expressions.
Any logic expression can be reduced to a two level form and expressed as either a SUM OF PRODUCTS (SOP) or PRODUCT OF SUMS (POS). The two basic forms are explained below.

## SUM OF PRODUCTS (SOP)

$$
F=(A \cdot B)+(C \cdot D)+(E \cdot F \cdot G)
$$

EQ 2.0
The above is an example of a SOP logic expression. The reason for the name becomes apparent if one refers to the table of Boolean operators.

## PRODUCT OF SUMS (POS)

$$
\begin{equation*}
F=(A+B) \cdot(C+D) \cdot(E+F+G) \tag{EQ 2.1}
\end{equation*}
$$

The above is an example of a POS logic expression. Again the reason for the name becomes apparent if one refers to the table of Boolean operators.

### 2.2 REVIEW OF BOOLEAN ALGEBRA

Boolean Algebra is probably the simplest form of Algebra because variables can have only one of two values, either a logical one or logical zero. For example, the Boolean function shown below has at the most four possible solutions since it is a function of two variables and each variable can have one of two states (0 or 1).

$$
\begin{equation*}
F(X, Y)=X \cdot Y+Y \cdot Y \tag{EQ 2.2}
\end{equation*}
$$

The four possible solutions are:

$$
\begin{aligned}
& F(0,0)=0 \cdot 0+0 \cdot 0=0 \\
& F(0,1)=0 \cdot 1+1 \cdot 1=1 \\
& F(1,0)=1 \cdot 0+0 \cdot 0=0 \\
& F(1,1)=1 \cdot 1+1 \cdot 1=1
\end{aligned}
$$

## Module 2

These solutions can also be written as a "truth table":

| $\mathbf{X}$ | $\frac{Y}{0}$ | $\frac{F(X, Y)}{0}$ |
| :---: | :---: | :---: |
| 0 | 1 | 1 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Because a binary variable can assume only one of two states, it is possible to perform a logical reduction by inspection. The equation (EQ 2.2) can be reduced by using the theorems shown earlier, as follows:

| $F(X, Y=X \cdot Y+Y \cdot Y$ |  |
| :--- | :--- |
| $F(X \cdot Y)=X \cdot Y+Y$ | (Theorem 6) |
| $F(X \cdot Y)=Y \cdot(X+1)$ | (Distributive Law) |
| $F(X \cdot Y)=Y \cdot(1)$ | (Theorem 3) |
| $F(X \cdot Y)=Y$ | (Theorem 4) |

So, $F(X, Y)$ has been reduced to a function of a single variable $F(Y)=Y$. Contrast this process with conventional linear algebra where:

$$
F(X \cdot Y)=X \cdot Y+Y \cdot Y
$$

can only be factored, not simplified, to:

$$
F(X \cdot Y)=Y \cdot(X+Y)
$$

Another binary function which can be reduced by inspection is shown below.

| $F=/ A+A \cdot B+/ C \cdot D+C \cdot D$ | $E Q 2.3$ |
| :--- | :--- |
| $F=[(/ A+A) \cdot(/ A+B)]+/ C \cdot D+C \cdot D$ | (Distributive |
| $F=[1 \cdot(/ A+B)]+/ C \cdot D+C \cdot D$ | Law) |
| $F=/ A+B+/ C \cdot D+C \cdot D$ | (Theorem 7) |
| $F=/ A+B+D \cdot(/ C+C)$ | (Theorem 4) |
| $F=/ A+B+D \cdot(1)$ | (Distributive |
| $F=/ A+B+D$ | Law) |
|  | (Theorem 7) |
|  | EQ 2.4 |

In terms of logical representation, see Fig 2-1a for the implementation of EQ 2.3 in its original form, and compare it to the reduced version Fig. 2-1b (EQ 2.4).

The use of logical theorems and laws is not only useful for the reduction of the number of gates needed to implement a function, but can also reduce or eliminate "race hazards" which occur if the propagation delays from all inputs to an output are not identical. Obviously, the more complex a logic circuit, and the more redundant paths included, the more chance there is
for "race hazards" to occur. "Race hazards" manifest themselves as logical glitches at the network output.

(b) Equivalent Implementation

FIGURE 2-1. IMPLEMENTATION
OF THE SAME LOGIC FUNCTION

As you can see there are several ways to implement the same function. Figure 2-1(a) and (b) are only two realizations for F. Although the circuit in (b) is a minimum gate realization, it is not the only one.

Figure 2-2 shows yet another implementation for $F$. The transposition of Figure 2-1(b) to Figure 2-2 is made possible by DeMorgan's theorem as follows:

$$
\begin{aligned}
F & =/ A+B+D \\
/ F & =/(/ A+B+D) \\
/ F & =A \cdot / B \cdot / D \\
F & =/(A \cdot / B \cdot / D)
\end{aligned}
$$

EQ 2.5
(Negate Both Sides) (DeMorgan's Theorem) EQ 2.6

As can be seen EQ2.5 is in a SUM form, whereas EQ2.6 is in a PRODUCT form. Both equations are logically identical. In a discrete design, the decision as to which form to use may depend on such factors as the relative speed performance, or even the types of gates left over from other areas of a larger design.

When implementing such logic equations in HPL devices, the preferred form is that which "fits" the device architecture most efficiently, and as can be seen, the reversible transposition from one form to another is a relatively simple procedure.


FIGURE 2-2.ANOTHER IMPLEMENTATION FOR FUNCTION F

By direct substitution of the equivalent representation for ANDs, NORs, NANDs and ORs, a multitude of different circuits can be formulated to implement the same function. When designing with 7400 series gates, the designer tailors his circuits to utilize the minimum number of packages. When a logic design requires an extra two input OR gate, but only inverters and AND gates are left, an extra package can be saved by implementing the OR equivalent using three inverters and an AND gate (if the additional propagation delays are permitted). It's no wonder that logic designs take on so many forms. Simple gate equivalent due to DeMorgan is shown in Fig. 2-3.













FIGURE 2-3.GATE EQUIVALENCY

What is the common denominator in random logic design? All Boolean equations and their logic representations can be expressed in either of two forms: PRODUCT OF SUMS (POS) or a SUM OF PRODUCTS (SOP). All HPL Programmable logic devices internally implement the SOP form but, certain devices have fixed or programmable output invertors that allows them to generate INVERTED SUM OF PRODUCTS (ISOP) expressions. ISOP expressions can be considered equivalent to POS expressions, demonstrating how output invertors allow SOP devices to implement POS expressions.

### 2.2.1 SUM OF PRODUCTS EXPRESSIONS

A SOP expression is of the form:

$$
F=A \cdot B \cdot C+A \cdot / B \cdot / C+D \cdot E+F \cdot G
$$

This expression represents the sum of four product terms. Each product term can consist of one or more variables AND'ed together. The logic circuit for this SOP expression is shown as an AND-OR representation in Figure 2-4.


FIGURE 2-4. GENERAL AND-OR SOP IMPLEMENTATION

Any logic expression can be written in SOP notation. For instance, consider expressing the following in SOP form:

$$
F=(A \cdot B \cdot C+D) \cdot(B+D)+A \cdot / C \cdot(B+D)
$$

Expanding, we have:

$$
\begin{array}{r}
F=A \cdot B \cdot C+B \cdot D+A \cdot B \cdot C \cdot D+D+A \cdot / C \cdot B+A \cdot / C \cdot D \\
E Q 2.7(S O P)
\end{array}
$$

This six product term expression is in SOP form, but is not a minimum SOP. That is, by using Boolean Algebra, F can be simplified to a minimum SOP as shown below:

$$
\begin{aligned}
F= & A \cdot B \cdot C \cdot(1+D)+D \cdot(B+1) & & \\
& +A \cdot / C \cdot B+A \cdot / C \cdot D & & \text { (Distributive Law) } \\
F= & A \cdot B \cdot C+D+A \cdot / C \cdot B+A \cdot / C \cdot D & & \text { (Theorem 3) } \\
F= & A \cdot B \cdot(C+/ C)+D \cdot(1+A \cdot / C) & & \text { (Distributive Law) } \\
F= & A \cdot B+D & & \text { EQ } 2.8
\end{aligned}
$$

(Theorem 7)

The minimum SOP expression can now be implemented as the simple AND-OR logic circuit as shown in Figure 2-5.


FIGURE 2-5. MINIMUM SOP IMPLEMENTATION

Instead of using Boolean Algebra to reduce the number of product terms, Karnaugh mapping can be used. For example, consider the mapping of the previous function $F$ onto the Karnaugh map of Figure 2-6. Karnaugh maps are a two dimensional representation of a two level logic expression. Normally Karnaugh maps are used to represent expressions involving from two to five variables, although more variables can be handled with increased difficulty. In the example shown in Figure 2-6 a map accomodating four variables is used to represent the four variable expression of EQ 2.7. Note how the six product terms involved are mapped by the intersections of variables, denoted here by ones.


FIGURE 2-6. KARNAUGH MAP OF EQUATION

All six product terms are represented on the above Karnaugh map. The minimization of large logic equations, by the use of Karnaugh maps, is done by grouping adjacent pairs of cells containing ones. The grouping of pairs of cells can be extended to include other pairs of cells.

Figure 2-6 shows how the set of ones which represent EQ 2.7 can be regrouped into the two sets shown, which represent EQ 2.8, the reduced form.

There are many techniques for grouping cells not demonstrated here. For a more complete description, the reader should refer to any comprehensive book covering logic and Boolean Algebra.*

When choosing an HPL device to implement the reduced expression shown in EQ 2.8, it is important to select one that can implement SOP expressions, i.e., either one that has true (not inverted) outputs, or one that has programmable output polarity which can be programmed for true outputs. Otherwise, the user may have to add invertors at the device outputs, which will necessitate the use of another package. Alternately the SOP expression can be converted to the ISOP form as shown in section 2.2.3.1, in which case an inverted output HPL device can be used.

* DIGITAL COMPUTER DESIGN - RAYMOND M. KLINE - PRENTICE HALL INC.


### 2.2.2 PRODUCT OF SUMS EXPRESSIONS

$$
F=(A+/ B+C) \cdot(D+E) \cdot(/ C+/ A) \cdot(/ D+/ E) \quad E Q 2.9
$$

The above POS expression consists of the product of four SUM terms. Each SUM term can consist of one or more variables OR'ed together. The logic circuit for this POS expression is shown as an OR-AND representation in FIG 2-7.


FIGURE 2-7. GENERAL OR-AND POS IMPLEMENTATION
Any logic expression can be written in POS notation. For instance, consider expressing the following in POS form.
$F=A \cdot / B \cdot / D \cdot(/ C+C)+/ A \cdot / B \cdot / D \cdot(C+/ C) \quad E Q 2.10$
Expanding, we have:
$F=A \cdot / B \cdot / C \cdot / D+A \cdot / B \cdot C \cdot / D+/ A \cdot / B \cdot C \cdot / D+/ A \cdot / B \cdot / C \cdot / D$
EQ 2.11

The expression EQ 2.11 is now in the SOP form. DeMorgan's theorem may now be used to convert this expression to the INVERTED PRODUCTS OF SUMS (IPOS) form in EQ 2.12. IPOS is the negated form of POS, in the same way that ISOP is the negated form of SOP.

$$
\begin{aligned}
F= & /[(/ A+B+C+D) \cdot(/ A+B+/ C+D) \\
& \cdot(A+B+/ C+D) \cdot(A+B+C+D)]
\end{aligned}
$$

EQ 2.12

## Module 2

This four sum term expression is in IPOS form but is not a minimum IPOS form. That is, by using Boolean Algebra, or Karnaugh mapping, EQ 2.12 can be reduced to a minimized form. Generally it is easier to reduce SOP expressions by Karnaugh mapping. Figure 2-8 shows how EQ 2.11, the SOP version of EQ 2.12, can be reduced using a Karnaugh map.


FIGURE 2-8.KARNAUGH MAP OF EQUATION 2.11
All four product terms are represented on the above map. The cell grouping is done using the same methods described in the earlier section on SOP expressions.

As can be seen in Fig 2-8, the cells containing ones can be grouped to represent the reduced function.

$$
F=/ B \cdot / D
$$

EQ 2.13 (POS)
Notice that because of the simplicity of the actual reduced logic function, the SOP expression of EQ 2.11 appears to reduce on the Karnaugh map to the POS expression of EQ 2.13; this would not normally happen with more complex equations. The complete expression of EQ 2.13 is shown below, and can be seen to have a SOP form.

$$
F=/ B \cdot / D+0
$$

EQ 2.14 (SOP)
Having found the minimum SOP form, DeMorgan's theorem can be used to regenerate the minimum IPOS form as follows:

$$
\begin{array}{ll}
F=/ /(/ B / / D+0) & \text { Double Negation } \\
F=/(B+D) \cdot 1 & \text { DeMorgan's Theorem } \\
F=/(B+D) & \text { Theorem } 4 \\
F=/(B+D) & \text { EQ } 2.15(I P O S)
\end{array}
$$

The circuit implementation of the minimum IPOS expression of EQ 2.15 is shown in Figure 2-9.


FIGURE 2-9. MINIMUM POS IMPLEMENTATION

Notice that in practice the NAND gate is not required to implement the simple function shown; it is included only to demonstrate that EQ 2.15 is a POS expression, even though one of the SUM terms is invariant (" 1 ").

### 2.2.3 POS and SOP Equivalence; What Does It Mean?

2.2.3.0 All HPL devices consist of a programmable AND array followed by a fixed or programmable OR array, which may or may not be followed by a stage of inversion (in some HPL devices the outputs are programmable to provide either the true form or the negated form of a function).

Because of the internal structure, all HPL devices implement positive logic functions in either a SUM OF PRODUCTS (SOP) form, or an INVERTED SUM OF PRODUCTS (ISOP) form. Two typical equations demonstrating both forms are shown below:

$$
\begin{array}{ll}
F=A \cdot B+C \cdot D & \text { SOP } \\
F=/(A \cdot B+C \cdot D) & \text { ISOP }
\end{array}
$$

Any logic expression can be expanded to a two level expression; either an AND array followed by an OR array, or an OR array followed by an AND array. An expanded two level expression can have one of four possible forms:

1) SUM OF PRODUCTS SOP
2) INVERTED SUM OF PRODUCTS ISOP
3) PRODUCT OF SUMS POS
4) INVERTED PRODUCT OF SUMS IPOS

Four typical logic expressions demonstrating the four forms are shown below:

| $F=A \cdot B+C \cdot D$ | SOP |
| :--- | :--- |
| $F=/(A \cdot B+C \cdot D)$ | ISOP |
| $F=(A+B) \cdot(C+D)$ | POS |
| $F=/[(A+B) \cdot(C+D)]$ | IPOS |

FIGURE 2-10.
The logic expression for any discrete random logic circuit (TTL,

CMOS, etc.) can be expanded to one of the four forms shown in Fig 2-10.

Any one of the four forms of expression can be converted to any of the other three forms by the application of the logic laws and theorems described earlier.

Because HPL devices implement SOP or ISOP forms of logic expressions, the most useful conversions to understand are:
SOP $\longrightarrow$ ISOP
ISOP $\longrightarrow$ SOP
POS $\longrightarrow$ ISOP
POS $\longrightarrow$ ISOP
IPOS $\longrightarrow$ SOP
IPOS $\longrightarrow$

In order to demonstrate the techniques used to perform these six conversions, actual examples are shown in the following sections.

### 2.2.3.1 SOP $\rightarrow$ ISOP

| $F=/ B \cdot / D+B \cdot / C$ | SOP |
| :---: | :---: |
| $F=/ /(/ B \cdot / D+B \cdot / C)$ | Double Inversion |
| $F=/[(B+D) \cdot(/ B+C)]$ | DeMorgan's Theorem |
| $F=/[B \cdot / B+B \cdot C+/ B \cdot D+C \cdot D]$ | Expand |
| $F=/[B \cdot C+/ B \cdot D+C \cdot D]$ | Eliminate Zero Terms |
| $F=/[B \cdot C \cdot D+B \cdot C \cdot / D+/ B \cdot C \cdot D$ |  |
| $+/ B \cdot / C \cdot D+B \cdot C \cdot D$ | Expand to |
| $+/ B \cdot C \cdot D]$ | Canonical Form* |
| $\mathrm{F}=/[\mathrm{B} \cdot \mathrm{C} \cdot \mathrm{D}+\mathrm{B} \cdot \mathrm{C} \cdot / \mathrm{D}+$ | Combine Common |
| F $/ \mathrm{B} \cdot \mathrm{C} \cdot \mathrm{D}+/ \mathrm{B} \cdot / \mathrm{C} \cdot \mathrm{D}]$ | Terms |
| $F=/[B \cdot C+/ B \cdot D]$ | Combine Terms |
|  | Containing True and |
|  | Complement |
|  | Variables Using |
|  | Distributive Law and |
|  | Theorem 7 |
| $\mathrm{F}=/[\mathrm{B} \cdot \mathrm{C}+/ \mathrm{B} \cdot \mathrm{D}]$ | ISOP |

* CANONICAL FORM IS A FULLY EXPANDED EXPRESSION CONTAINING ALL INPUT VARIABLES.


### 2.2.3.2 ISOP $\rightarrow$ SOP

| $F=$ | $/(B \cdot C+/ B \cdot D)$ |  | ISOP |
| ---: | :--- | ---: | :--- |
| $F=$ | $(/ B+/ C) \cdot(B+/ D)$ |  | DeMorgan's Theorem |
| $F=$ | $/ B \cdot B+/ B \cdot / D+B \cdot / C+/ C \cdot / D$ | Expand |  |
| $F=$ | $/ B \cdot / D+B \cdot / C+/ C \cdot / D$ |  | Eliminate Zero Terms |
| $F=$ | $/ B \cdot C \cdot / D+/ B \cdot / C \cdot / D$ |  | Expand to Canonical |
|  | $+B \cdot / C \cdot D+B \cdot / C \cdot / D$ |  | Form |
|  | $+B \cdot / C \cdot / D+/ B \cdot / C \cdot / D$ |  |  |

$$
\begin{array}{ll}
\mathrm{F}=/ \mathrm{B} \cdot \mathrm{C} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} \cdot \mathrm{D}+ & \\
/ \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D} & \begin{array}{l}
\text { Combine Common } \\
\text { Terms }
\end{array} \\
\mathrm{F}=/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} & \begin{array}{l}
\text { Combine Terms } \\
\text { Containing True and } \\
\\
\\
\mathrm{F}=/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C}
\end{array} \\
& \begin{array}{l}
\text { Complement } \\
\text { Variables } \\
\text { SOP }
\end{array}
\end{array}
$$

### 2.2.3.3 POS $\rightarrow$ ISOP

$$
\begin{aligned}
& \mathrm{F}=(/ \mathrm{B}+/ \mathrm{C}) \cdot(\mathrm{B}+/ \mathrm{D}) \\
& \mathrm{F}=/ /[/ / \mathrm{B}+/ \mathrm{C}) \cdot(\mathrm{B}+/ \mathrm{D})] \\
& \mathrm{F}=/[\mathrm{B} \cdot \mathrm{C}+/ \mathrm{B} \cdot \mathrm{D}] \\
& \mathrm{F}=/[\mathrm{B} \cdot \mathrm{C}+/ \mathrm{B} \cdot \mathrm{D}]
\end{aligned}
$$

POS

Double Invert
DeMorgan's Theorem ISOP
2.2.3.4 $\mathrm{POS} \rightarrow$ SOP

$$
F=(/ B+/ C) \cdot(B+/ D) \quad P O S
$$

$F=/ B \cdot B+/ B \cdot / D+B \cdot / C+/ C \cdot / D$ Expand
$F=/ B \cdot / D+B \cdot / C+/ C \cdot / D \quad$ Eliminate Zero Terms
$F=/ B \cdot C \cdot / D+/ B \cdot / C \cdot / D+B \cdot / C \cdot D$ Expand to Canonical $+B \cdot / C \cdot / D+B \cdot / C \cdot / D+\quad$ Form /B•/C•/D
$F=/ B \cdot C \cdot / D+B \cdot / C \cdot D+/ B \cdot / C \cdot / D$ Combine Common
$+B \cdot / C \cdot / D$
$F=/ B \cdot / D+B \cdot / C$
$F=/ B \cdot / D+B \cdot / C$
Terms
Combine Terms
Containing True and
Complement
Variables
SOP

| $\mathrm{F}=$ | $/[(/ \mathrm{B}+/ \mathrm{C}) \cdot(\mathrm{B}+/ \mathrm{D})]$ |  | IPOS |
| ---: | :--- | ---: | :--- |
| $\mathrm{F}=$ | $/ / / \mathrm{B} \cdot \mathrm{B}+/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C}$ |  | Expand |
|  | $+/ \mathrm{C} \cdot / \mathrm{D}]$ |  |  |
| $\mathrm{F}=$ | $/[/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C}+/ \mathrm{C} \cdot / \mathrm{D}]$ |  | Eliminate Zero Terms |
| $\mathrm{F}=$ | $/[/ \mathrm{B} \cdot \mathrm{C} \cdot / \mathrm{D}+/ \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}+$ |  | Expand to Canonical |
|  | $\mathrm{B} \cdot / \mathrm{C} \cdot \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}+$ |  | Form |
|  | $\mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}+/ \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}]$ |  |  |
| $\mathrm{F}=$ | $/[/ \mathrm{B} \cdot \mathrm{C} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} \cdot \mathrm{D}+$ |  | Combine Common |
|  | $/ \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D}]$ |  | Terms |
| $\mathrm{F}=$ | $/[/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C}]$ |  | Combine Terms |
|  |  |  | Containing True and |
|  |  | Complement |  |
|  |  |  | Variables |
| $\mathrm{F}=$ | $/[/ \mathrm{B} \cdot / \mathrm{D}+\mathrm{B} \cdot / \mathrm{C}]$ |  | ISOP |

### 2.2.3.6 $\mathrm{IPOS} \rightarrow$ SOP

$$
\begin{array}{ll}
F=/[(/ B+/ C) \cdot(B+/ D)] & \text { IPOS } \\
F=B \cdot C+/ B \cdot D & \text { DeMo } \\
F=B \cdot C+/ B \cdot D & \text { SOP }
\end{array}
$$

The Karnaugh map can be used for expressions with up to five variables, but above this number it becomes difficult to use, as it becomes increasingly hard for the human eye to identify cell groupings.

### 2.2.4 Product Term Minimization is Painless

All HPL devices have a maximum number of product terms that are, or can be, assigned to the output OR array.

The maximum number can vary from as little as one to as many as thirty-two product terms (future HPL devices will have more).

The user, after converting his initial logic expression to either a SOP or ISOP form, may find that the HPL device chosen does not have a sufficient number of product terms to implement his expression.

He may then wish to consider product term minimization (PTM) as a possible solution to this problem.

PTM consists of converting a logic expression from the SOP $\rightarrow$ ISOP, or from ISOP $\rightarrow$ SOP; inspection of the two forms will then reveal which requires fewer product terms.

If the user already has his expression in both SOP and ISOP form, he needs only to inspect these directly.

Two examples of product term minimization are shown below. The first is an extreme example intended to demonstrate a dramatic reduction of product terms; the second is a more general case.

It is not a general rule that either the SOP or ISOP form of an expression will require fewer product terms (in some cases both require the same), but both forms should be inspected if one desires, or is required, to minimize the number used.

### 2.2.4.1 Extreme Case

Suppose one must implement the following function in an HPL device with only seven product terms per output:

$$
F=A+B+C+D+E+F+G+H+I
$$

EQ 2.16

This equation clearly requires nine product terms, which may deter the user from a seven product term device. But there is a way, a simple application of DeMorgan's theorem will reduce the number of product terms to one!

```
\(F=A+B+C+D+E+F+G+H+I\)
\(F=/ /(A+B+C+D+E+\)
    \(\mathrm{F}+\mathrm{G}+\mathrm{H}+\mathrm{I})\)
\(\mathrm{F}=/(/ \mathrm{A} \cdot / \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D} \cdot / \mathrm{E} \cdot / \mathrm{F} \cdot / \mathrm{G} \cdot / \mathrm{H} \cdot / \mathrm{I})\)
\(F=/[(/ A \cdot / B \cdot / C \cdot / D \cdot / E \cdot / F \cdot / G \cdot / H \cdot / I)+0]\)
\(\mathrm{F}=/(/ \mathrm{A} \cdot / \mathrm{B} \cdot / \mathrm{C} \cdot / \mathrm{D} \cdot / \mathrm{E} \cdot / \mathrm{F} \cdot / \mathrm{G} \cdot / \mathrm{H} \cdot / \mathrm{I})\)
```

The minimized form of $F$ (EQ2.17) shows that only one product term is required; this is because the original form (EQ 2.16) was a SOP form, and the minimized form is ISOP. This is an extreme case, and such a saving in product terms should not be expected in all cases.

Note that the final equation is in ISOP, and can be implemented in one of three ways.

1) A true output device followed by an external invertor. (Poor solution)
2) A negated output device. (Good solution)
3) A programmable polarity output device with the appropriate output programmed for inversion. (Good solution)

### 2.2.4.2 General Case

Suppose one must implement the following three product term function, but use the minimum number of product terms.

$$
F=/ A \cdot / B+/ C+/ D \quad E Q 2.18
$$

First, one must convert this SOP expression to the equivalent ISOP form:

| $F=/ /(/ A \cdot / B+/ C+/ D)$ | Double Invert |
| :---: | :---: |
| $F=/[(A+B) \cdot(C) \cdot(D)]$ | DeMorgan's Theorem |
| $F=/[A \cdot C \cdot D+B \cdot C \cdot D]$ | Expand |
| $\begin{aligned} F= & /[A \cdot B \cdot C \cdot D+A \cdot / B \cdot C \cdot D+ \\ & A \cdot B \cdot C \cdot D+/ A \cdot B \cdot C \cdot D] \end{aligned}$ | Canonical Form |
| $\begin{aligned} F= & /[A \cdot B \cdot C \cdot D+A \cdot / B \cdot C \cdot D \\ & +/ A \cdot B \cdot C \cdot D] \end{aligned}$ | Combine Common Terms |
| $F=/[A \cdot C \cdot D+/ A \cdot B \cdot C \cdot D]$ | Combine Terms Containing True and Complement Variables |
| $F=/[C \cdot D \cdot(A+/ A \cdot B)]$ | Distributive Law |
| $F=/[A \cdot C \cdot D+B \cdot C \cdot D]$ | EQ 2.19 |

Inspection of EQ 2.18 (SOP) and EQ 2.19 (ISOP) shows that the ISOP form requires one less product term than the SOP form.

Again this ISOP form can be implemented in any of the three ways detailed in the previous example.

Notice that EQ 2.19 appears in the third step of the conversion procedure, this will sometimes happen with simple expressions, but the complete rigorous procedure should always be performed to ensure that the correct result is obtained.

A second method for minimizing product terms for expressions containing five or fewer variables is to use a Karnaugh map technique.

The original equation (EQ 2.18) is shown in Karnaugh map form in Fig 2-12.


FIGURE 2-12.
The three groupings corresponding to /A•/B or /C or /D are shown on the Karnaugh map of Fig 2-12, but compare these with the minimum grouping of the " 0 "s; only two groups include all the zeros.

Because the zeros on a Karnaugh map represent/F, we have:

$$
\begin{align*}
/ F & =A \cdot C \cdot D+B \cdot C \cdot D \\
F & =/[A \cdot C \cdot D+B \cdot C \cdot D] \tag{EQ 2.20}
\end{align*}
$$

Compare EQ 2.19 and EQ 2.20; they are identical. Karnaugh map PTM is a simple and quick method for reducing product terms because this visual representation helps one to see minimal groupings which are not obvious in an algebraic representation.

## HPL"M The Logical Solution Module 3 <br> HPL-7215/16H8, HPL-77216/16P8 HPL-77209/16L8 Applications

Steven Bennett-HPL Product Marketing

THE HPL ${ }^{\text {TM }}-77209 / 215 / 216$ are PAL ${ }^{\circledR}$ type devices designed by Harris Semiconductor. The HPL-77209 is a functional equivalent for the 16L8, and features inverting outputs. The HPL-77215 is a proprietary device similar to the 16L8, but features non-inverting outputs. The HPL-77216 is also a proprietary device similar to the 16L8, but includes extra circuitry to allow user configurable output polarity.

The HPL-77209/215/216 parts have been designed to satisfy two requirements. First, they can be used as very effective space saving replacements for existing designs implemented in TTL or LS TTL. Secondly, they are powerful and flexible devices for new designs. They can save the designer from having to think in terms of gates having a fixed number of inputs (74XX Series). This is because full advantage can be taken of their flexible architectures. This contrasts with a 74XX design, where one is often constrained to use parts with more inputs and outputs than are actually needed to implement a particular function. This can be seen if one examines any TTL design; many device inputs are held at a fixed logic level, and some device out-puts are not used.

The HPL-77209/215/216 architecture consists of a programmable AND array, followed by a fixed OR array. In addition the HPL-77216 has a programmable invertor included on each output. These configurations implement logic expressions in either SUM OF PRODUCTS (SOP) or INVERTED SUM OF PRODUCTS (ISOP) form. Logic expressions in any other form can be converted to one of the above forms (see Module 2: An Introduction to Boolean Algebra). SOP or ISOP expressions contain by definition two levels of logic. Two level logic expressions are desirable in any logic design because they minimize input to output propagation delay, and also the propagation delays from any input to any output are equal. This not only maximizes throughput, but also helps to eliminate race hazards and other timing problems, making the task of generating timing diagrams much easier. These desirable features are implicit in the architecture of the HPL-77209/215/216, and because they are monolithic devices, the propagation delays from any input pin to any
output pin are equal and track well with temperature and supply voltage variations.

All three devices contain several unique circuit enhancements which allow complete parametric and logical testing of unprogrammed devices at the time of manufacture. This unique on-chip test circuitry (patent pending) known as VOCALTM (Verification of On Chip Array Logic) allows Harris to perform extensive AC and DC parametric testing over temperature, and also to verify that all the internal logic paths work correctly and according to the published functional diagram. This test circuitry is made use of at wafer probe to identify working devices, and very importantly, it is used again at final package test to ensure that no damage has occurred during the assembly operation. The benefits for the user of this exhaustive testing are very high POST PROGRAMMING FUNCTIONAL YIELD (98\%) and pre-tested AC and DC parametrics. The standard HPL programming algorithm is used for all Harris Programmable Logic parts. Special test fuses are included, which are selectively programmed during post manufacturing testing, allowing all the programming circuitry to be tested for correct operation. In addition, this test circuitry allows every fuse in the device to be verified as intact.

Most programmable logic manufacturers guarantee replacement of faulty or out-of-spec devices, but this places the burden of testing functionality and parametrics on the user. Harris' policy is to ship pre-tested devices, removing the test burden from the small user and assuring the large user the highest possible quality.

The following sections of this module cover the design and implementation of a TEN LINE TO BCD/GRAY CODE PRIORITY ENCODER WITH MICROPROCESSOR INTERFACE. This was conceived as a new design and not as a replacement for an existing TTL circuit. The HPL77216 is used for this design because a mixture of ACTIVE HIGH and ACTIVE LOW outputs is required; however, the design principles shown apply equally well to the HPL77209 and HPL-77215 parts.

[^9]
## HPL-77209/16L8 HPL-77215/16H8 HPL-77216/16P8

## Functional Diagrams



## Description

The HPL-77215/216/209 are programmable logic devices designed to be cost effective and space saving replacements for discrete logic designs. These devices are two-level logic elements consisting of 7 product terms (AND) summed (OR) together to generate each of the 8 outputs. An eighth product term associated with each output can drive it to a high impedance state allowing 6 ( $\mathrm{BO}-\mathrm{B} 5$ ) of the 8 outputs to be used as inputs, either permanently or dynamically.

The HPL-77209 is functionally identical to the industry standard 16L8, and implements logic expressions of the Inverted Sum Of Products (ISOP) form.

THE HPL-77215 is a similar device to the 16L8 but does not include the associated output inversion; it implements logic expressions of the Sum Of Products (SOP) form.

The HPL-77216 is a more flexible device; it includes 8 EX-OR gates in each output path, controlled by 8 extra fuses, allowing the polarity of each output to be user configured. This device can implement a combination of SOP and ISOP expressions.

The HPL-77215/216/209 are field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.

Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL-77215/216/209 are available in 20 pin slimline DIP packages with pinouts identical to the 16 L 8 .

The HPL-77215/216/209 contain unique test circuitry developed by HARRIS which is enabled at the time for manufacture to allow complete $A C$ and $D C$ testing.

## D.C. ELECTRICAL CHARACTERISTICS (Operating)

HPL-77215/216/209-5
$\left(\mathrm{Vcc}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$ )
HPL-77215/216/209 -2/-8
( $\mathrm{Vcc}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

## A.C. SWITCHING CHARACTERISTICS (Operating)




[^10]
## TEN LINE TO BCD/GRAY CODE PRIORITY ENCODER WITH MICROPROCESSOR INTERFACE

This section covers the design and implementation of a ten line priority encoder with user selectable BCD or GRAY code outputs. Also included are all the necessary control signals to allow direct interface with most microprocessor systems. The final implementation of this design uses the HPL-77216, and has been designed to demonstrate many of the features and flexibilities of this device. The HPL77216 is basically an asynchronous two level logic array (a programmable AND array followed by a fixed OR array) with feedback. Because the device includes six bi-directional lines, a user may choose to expand the number of inputs from the 10 fixed inputs provided. In this particular design, which calls for 13 inputs, three of the bi-directional pins are used as inputs.

This priority encoder has three main functions, which are:

1. The prioritization and encoding of ten active low inputs. The generated code can be selected to be either BCD or GRAY code. This is determined by logic level applied to the CODE SELECT input pin.
2. The provision of a three stateable output port and associated active low CHIP SELECT input pin suitable for direct interface to most microprocessors.
3. The generation of an active high FLAG output to indicate that one or more of the input pins has been taken to a low logic level. The FLAG output may only become active if the device ENABLE pin is taken to a high logic level.

The features of this priority encoder are as follows. Ten active low inputs are provided for direct connection to either a ten switch keyboard or some other electronic system. When one or more of the 10 inputs is taken to a low logic level, the input with the highest priority (I9 has the highest priority; 10 has the lowest) is encoded to either BCD or GRAY code according to whether the CODE SELECT input is high or low. Table 1 shows the relationship between the various inputs and the code generated. Note that in order to simplify the table, both the BCD and GRAY codes are shown separated by a slash (/) as are the logic levels of the CODE SELECT pin.

| BCD/GRAY | $\mathbf{1 9}$ | $\mathbf{1 8}$ | $\mathbf{1 7}$ | $\mathbf{1 6}$ | $\mathbf{1 5}$ | $\mathbf{1 4}$ | $\mathbf{1 3}$ | $\mathbf{1 2}$ | $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{D}$ | $\mathbf{C}$ | $\mathbf{B}$ | $\mathbf{A}$ | FLAG |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $0 / 0$ | $0 / 0$ | $0 / 0$ | $0 / 0$ | 0 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $0 / 0$ | $0 / 0$ | $0 / 0$ | $0 / 0$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $\times$ | $0 / 0$ | $0 / 0$ | $0 / 0$ | $1 / 1$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $\times$ | $\times$ | $0 / 0$ | $0 / 0$ | $1 / 1$ | $0 / 1$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $\times$ | $\times$ | $\times$ | $0 / 0$ | $0 / 0$ | $1 / 1$ | $1 / 0$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 1 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $0 / 0$ | $1 / 1$ | $0 / 1$ | $0 / 0$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 1 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $0 / 0$ | $1 / 1$ | $0 / 1$ | $1 / 1$ | 1 |
| $1 / 0$ | 1 | 1 | 1 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $0 / 0$ | $1 / 1$ | $1 / 0$ | $0 / 1$ | 1 |
| $1 / 0$ | 1 | 1 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $0 / 0$ | $1 / 1$ | $1 / 0$ | $1 / 0$ | 1 |
| $1 / 0$ | 1 | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $1 / 1$ | $0 / 1$ | $0 / 0$ | $0 / 0$ | 1 |
| $1 / 0$ | 0 | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $\times$ | $1 / 1$ | $0 / 1$ | $0 / 0$ | $1 / 1$ | 1 |

The four bit code generated by the priority encoder appears at the four bit output port whenever the CHIP SLECT pin is taken to a low logic level; otherwise the port is in a high impedance state. The four bit output port would normally be connected to the least significant nibble of the microprocessor's 8 or 16 bit data bus. The CHIP SELECT pin would normally be connected to the microprocessor's active low READ signal.

An ENABLE input pin is provided to allow the priority encoder to be disabled or enabled under control of the microprocessor. This input pin would normally be connected to a single bit of an output port. When this signal is taken to a low logic level, the four bit output port is forced unconditionally to a high impedance state, and the FLAG output is inhibited. The flag output may be connected to an edge sensitive microprocessor interrupt for fast response, or may be connected to a bit of an input port and polled as desired. Table 2 shows the relationship between the various control signals.

| CHIP SELECT | ENABLE | BCD/GRAY | INPUTS | OUTPUTS | FLAG |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $\times$ | $\times$ | HI-Z | 0 |
| 0 | 1 | $\times$ | $\times$ | ACTIVE | ACTIVE |
| 1 | 0 | $\times$ | $\times$ | HI-Z | 0 |
| 1 | 1 | $\times$ | $\times$ | HI-Z | ACTIVE |

TABLE 2

The functional block diagram for the priority encoder is shown in Figure 1. An equivalent TTL version for this function would require at least five packages with their attendant increased board space requirement, assembly cost, power consumption, and reduced reliability.


FIGURE 1


FIGURE 2

The waveform diagram showing the various relationships between the input, output, and control signals is shown in Figure 2. Table 3 shows the pin number, pin name, attributed function, and signal flow for the HPL-77216 used in this application.

| PIN NO. | PIN NAME | ATTRIBUTED <br> FUNCTION | SIGNAL <br> FLOW |
| :---: | :---: | :--- | :--- |
| 1 | 10 | INPUT ZERO | INPUT |
| 2 | 11 | INPUT ONE | INPUT |
| 3 | 12 | INPUT TWO | INPUT |
| 4 | 13 | INPUT THREE | INPUT |
| 5 | 14 | INPUT FOUR | INPUT |
| 6 | 15 | INPUT FIVE | INPUT |
| 7 | 16 | INPUT SIX | INPUT |
| 8 | 17 | INPUT SEVEN | INPUT |
| 9 | 18 | INPUT EIGHT | INPUT |
| 11 | 19 | INPUT NINE | INPUT |
| 12 | F0 | OUTPUT A | OUTPUT |
| 13 | B0 | OUTPUT B | OUTPUT |
| 14 | B1 | OUTPUT C | OUTPUT |
| 15 | B2 | OUTPUT D | OUTPUT |
| 16 | B3 | CODE SELECT | INPUT |
| 17 | B4 | CHIP SELECT | INPUT |
| 18 | B5 | ENABLE | INPUT |
| 19 | F1 | FLAG | OUTPUT |

TABLE 3

Now that the waveform diagram has been generated (Figure 2), and all the input and output pins have been assigned their desired function, one can now start to develop the various Boolean equations necessary to implement this design. The HPL-77216 is divided into two basic sections. The first section consists of banks of seven product terms; each product term can AND together various combinations of the 10 dedicated inputs and the six bi-directional feedbacks. The second section consists of eight SUM terms, each of which OR together seven product terms in each of the eight banks (refer to an HPL-77216 data sheet).

Referring to the waveform diagram of Figure 2 and the functional diagram of Figure 1, it is now possible to extract the logic equations necessary to implement the four code outputs: A, B, C, and D. As mentioned earlier, the logic levels for both the BCD and GRAY codes are listed adjacent to one another separated by a slash(/). In this application, we shall develop logic equations for those input conditions which cause logical " 1 s " to appear at the output port, as this requires the least number of product terms. This is not always the case however, so one should always examine both options. Note that whenever a bit of the output port is a logical " 1 " for both the BCD and GRAY code, one need only generate one product term since the logical condition of the CODE SELECT pin is a "don't care" condition. The logical reduction process is shown below for bit " $A$ " when 11 is taken to a low logic level.

## $A=/ 11.12 .13 .14 .15 .16 .17 .18 .19 . C O D E$ SELECT +/I1.12.13.14.15.16.17.18.19./CODE SELECT <br> $A=/ I 1.12 .13 .14 .15 .16 .17 .18 .19$. (CODE SELECT + /CODE SELECT)

$A=/ 11.12 .13 .14 .15 \cdot 16 \cdot 17.18 .19$. (1)
$A=/ I 1.12 .13 .14 .15 .16 .17 .18 .19$
The above reduction allows one to use only one product term for both the BCD and GRAY codes. Now one can develop all the equations for each output bit; these are listed in Table 4. Shown below as an example are the equations for bit "D" of the output port. Notice from Table 1 that bit " $A$ " requires seven product terms, bit " $B$ " requires six, bit " $C$ " also requires six, and bit " $D$ " requires only two.
$D=/ 18.19+/ 19$
Now that the Boolean equations have been developed for the logical prioritization and encoding of the input signals, we can now turn our attention to developing the equations that control the four three state buffers associated with the four bit output port. These control expressions
are designated by the letter " $Z$ ", followed by the bit label in parentheses. Referring to the functional block diagram (Figure 1), one can see that the signal required to force the three state buffer to a driving condition is the logical product of the ENABLE signal and the inverted form of the CHIP SELECT signal. As an example, the three state buffer control equation for bit A is shown below. All four are listed in table 4.

## $Z(A)=$ ENABLE./CHIP SELECT

Finally, one must now develop the Boolean equations for the FLAG output. Referring again to the functional block diagram (Figure 1), it can be seen that FLAG is the inverted SUM (NOR) of two internal signals, which are the inverted form of the ENABLE signal and an active low signal produced whenever one or more of the inputs is taken to a low logic level. The Boolean equation for the FLAG output is shown below.

FLAG $=/[$ IO.I1.I2.I3.14.I5.I6.I7.18.19. + /ENABLE]
The FLAG output, unlike the four bit output port, is never forced to a high impedance state (Figure 1). The three state buffers of the HPL-77216 require their control product terms to be at a logic high level in order to become active. A logic low forces them to a high impedance condition; therefore, the control equation for the FLAG output is simply a permanent logic one. The equation is shown below.

$$
Z(F L A G)=1
$$

In a similar way, the control equations for those bi-directional pins used as inputs should be an unconditional logical zero. The control equations for the CODE SELECT, CHIP SELECT, and ENABLE input pins are shown in Table 4.

```
A = /I1.12.I3.14.15.16.17.18.19 + /I2.13.14.15.16.17.18.19.
    /CODE SELECT+/13.14.15.16.17.18.19.CODE SELECT
    + /I5.16.17.18.19 + /I6.I7.I8.I9./CODE SELECT
    +/I7.I8.I9.CODE SELECT + /19
B=/12.13.14.15.16.17.18.19 +/I3.14.15.16.17.18.19
    +/14.15.16.17.18.19./CODE SELECT + /15.16.17.18.19.
    /CODE SELECT + /I6.17.18.19.CODE SELECT
    +/I7.I8.I9.CODE SELECT
C=/14.15.16.17.18.19 +/15.16.17.18.19 +/16.17.18.19
    + /17.18.19 + /18.19./CODE SELECT + /19./CODE
    SELECT
```

$D=/ 18.19+/ 19$

```
FLAG = /[IO.I1.I2.I3.14.15.16.17.18.19 +/ENABLE]
Z(A) = ENABLE./CHIP SELECT
Z(B)= ENABLE./CHIP SELECT
Z(C) = ENABLE./CHIP SELECT
Z(D) = ENABLE./CHIP SELECT
Z(FLAG) = 1
Z(CODE SELECT ) = 0
Z(CHIP SELECT) =0
Z(ENABLE ) = 0
```

TABLE 4

A complete listing of all the equations necessary to implement this design can be found in Table 4. Notice that the FLAG output is inverted whereas the other four outputs are not. This requirement is possible using the HPL-77216 because, although it is functionally identical to the PAL 16L8, it includes eight extra fuses which allow the polarity of the eight outputs to be user selected. Harris Semiconductor also manufactures the HPL-77209, which is a functional equivalent for the active low PAL 16L8, and the HPL-77215, which is an active high version of the HPL77209. In this way, one of these parts will satisfy any combination of true and inverted outputs.

Now that all the Boolean equations have been derived, the only thing left to do is to program a part and insert it into one's system. However, before a part can be programmed, the Boolean equations must be converted into a form that is acceptable to a programmer. One way to do this is to process the equations using the HELP software support package. (Please contact the factory or your sales office for further information.) Another way to convert the equations is to transpose them onto a standard HPL-77216 programming form. A completed form for this particular design is shown in Figure 3. A blank form can be found inside any HPL-77216 data sheet.

Referring to the programming form (Figure 3), the various input and feedback variables are listed across the top of the form. The outputs are listed down the right hand side of the form. Any input or feedback variable included in a product term is represented by a " 1 " in the box at the
intersection of the variable and the product term. For example, the FLAG output (F1) uses two product terms (product terms 01 and 02), although any two of the seven product terms associated with the FLAG output (F1) could have been used. Notice that there is a direct correspondence between the variables appearing in the Boolean equations for FLAG (Table 4), and the " 1 s " on the programming form. The FLAG output is unconditionally active; therefore, the control term (product term 00) should have all its fuses blown which will force it to an unconditional logic high level. In a similar way, the control terms for ENABLE (B5), CHIP SELECT (B4), and CODE SELECT (B3) should have all their fuses intact forcing the control product terms 08, 16, and 24 to a logic low level. The product terms and control terms used for OUTPUT A (FO), OUTPUT B (B0), OUTPUT C (B1), and OUTPUT D (B2) are completed in a similar manner. Any unused product terms can either be left completely blank or should contain all ones. Also note that the FLAG output is inverted. This is not a problem when using the HPL-77216 as the output polarity is programmable. One simply places a " 0 " in the box at the intersection of Row 32 and the appropriate output. Those outputs which are required to be noninverting or not specifically inverting should have a " 1 " placed in their boxes.

After transposing one's expressions onto the programming form, data can be read from the programming form and entered directly into a suitable programmer. The exact procedure for reading off the data from the programming form will vary according to the selected programmer. One should consult the programmer manufacturer for complete information on this procedure.

In conclusion, the author hopes that this module will serve as a worked example of a design using the HPL-77216, and also as a starting point for a user's own designs. The design procedures outlined in this module are equally applicable to other products in the HPL family, including such similar parts as the HPL-77209 and HPL-77215. It should be apparent from this design that the HPL-77216 is eminently suitable for complex and highly integrated new designs, as well as its more traditional role as a replacement for existing random logic designs. Devices of this type are often much more efficient if one uses them to implement new designs and functions, rather than attempting to squeeze old designs into them.


HPL ${ }^{\text {™ }}$ The Logical Solution Module 4
HPL-77153/82S153 FPLA Applications
Steven Bennett - HPL Product Marketing

The HPL ${ }^{\text {TM }}-77153$ has been designed to be a functional and pinout replacement for the SIGNETICS 82S153. The HPL-77153 contains several unique circuit enhancements which allow complete parametric and logical testing of unprogrammed devices at the time of manufacture. The benefits for the user of this exhaustive testing are very high programming functional yield ( $98 \%$ ) and tested AC and DC parametrics. Most programmable logic manufacturers guarantee replacement of faulty or out-of-spec devices, but this places the burden of testing functionality and parametrics on the user. Harris' policy is to ship pre-tested devices, removing the test burden from the small user and assuring the large user the highest possible quality.

The HPL-77153 architecture has been designed to satisfy two requirements. First, it can be used as a very effective space saving replacement for existing designs implemented in TTL or LS TTL. Secondly, it is a powerful and flexible piece of hardware for new designs. It avoids the encumbrance of having to think in terms of gates having a fixed number of inputs (74XX Series). As with any programmable device, such as a microprocessor, the HPL-77153 exhibits greatest efficiency in terms of gates replaced when it is used for new designs rather than emulating existing ones. This is because full advantage can be taken of the device flexibility, whereas in a 74XX design, one is often constrained to use parts with more inputs and outputs than are actually needed to implement a particular function. This can be seen if one examines any TTL design; many device inputs are held at a fixed logic level and some device outputs are not used.
The HPL-77153 architecture consists of two programmable arrays: an AND array followed by an OR array. This configuration generates a device that implements logic expressions in either SUM OF PRODUCTS (SOP) or INVERTED SUM OF PRODUCTS (ISOP) form. Logic expressions in any other form can be
converted to one of the above forms (see Module 2: An Introduction to Boolean Algebra). SOP or ISOP expressions contain by definition two levels of logic. Two level logic expressions are desirable in any logic design because they minimize input to output propagation delay, and also the propagation delays from any input to any output are equal. This not only maximizes throughput but also helps to eliminate race hazards and other timing problems, making the task of generating timing diagrams much easier. These desirable features are implicit in the architecture of the HPL-77153 since the propagation delays from any input pin to any ouput pin are equal and track well with temperature and supply voltage changes.

The HPL-77153 uses the same programming algorithm as the 82S153. Special test fuses are included in the HPL-77153. These are selectively programmed during post manufacturing testing. This allows all the programming circuitry to be tested for correct operation. In addition, this test circuitry allows every fuse in the device to be verified as intact. In this way, the user can be assured of very high (98\%) fusing yield, and as explained earlier, all functional logic paths are fully tested (100\%), allowing a final POST PROGRAMMING FUNCTIONAL YIELD which is virtually identical to the fusing yield (98\%). Extensive on-chip test circuits assure the user that the yield and performance of the HPL-77153 will not be subject to the random fluctuations of the manufacturing process. Only Harris Semiconductor's HPL series of programmable logic parts incorporate this unique on-chip test circuitry.
The following sections of this module cover the design and implementation of a high speed data processor for ASCII characters. This was conceived as a new design and not as a replacement for an existing TTL circuit. It is hoped that the efficient use of the HPL-77153 in this design is apparent if compared to a typical random logic replacement application.

Functional Diagram

HPL-77153/82S153


## D.C. ELECTRICAL CHARACTERISTICS (Operating)

HPL-77153/82S153-5 (VCC $=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+75^{\circ} \mathrm{C}\right)$ HPL-77153/82S $153-2 /-8\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$

| sYmbol | PARAMETER | MIN | max | UNITS | test conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}} \\ & \mathrm{ILL} \\ & \hline \end{aligned}$ | Input Current <br> Dedicated Input ,${ }^{\prime \prime \prime}$ <br> $0 "$  | - | $\begin{array}{l\|} \hline+40 \\ -100 \\ \hline \end{array}$ | $\begin{aligned} & \hline A \\ & A \\ & A \end{aligned}$ | $\begin{aligned} & v_{1 H}=v_{C c} M A X \\ & v_{I L}=0.4 \mathrm{~V} \end{aligned}$ | $v_{\text {cc }}=v_{\text {cc }} M A X$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{BZH}} \\ & \mathrm{I}_{\mathrm{BZL}} \end{aligned}$ | Input Current  <br> Bidirectional Pin Current $" 1 "$ <br> Hi-Z State $" 0 "$ | - | $\begin{gathered} \hline+40 \\ -100 \end{gathered}$ | A | $\begin{aligned} & V_{B H}=V_{C C} M A X \\ & V_{B L}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{v}_{\mathrm{cc}}=\mathrm{vcc}^{\text {MAx }}$ |
| $\begin{aligned} & v_{I H} \\ & v_{I L} \end{aligned}$ |   <br> Input Threshold <br> Voltage "1" <br>  " $0 "$ | 2.0 | $0.8$ | $v$ | $\begin{aligned} & v_{C C}=v_{C C} \text { MAX } \\ & v_{C C}=v_{C C} \text { MIN } \end{aligned}$ |  |
| VOH | High-Level Output Voltage <br> Low-Level Output Voitage | 2.4 | - | $\checkmark$ | $\begin{aligned} & V_{C C}=v_{C C} M I N \\ & V_{1 L}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{1 H}=2.0 \mathrm{~V} \end{aligned}$ | $1 \mathrm{OH}=-2.0 \mathrm{~mA}$ |
| Vol |  | - | 0.5 | $\checkmark$ |  | $1 \mathrm{OL}=+16 \mathrm{~mA}$ |
| $\mathrm{v}_{\mathrm{CL}}$ | Input Clamp Voltage | - | -1.2 | $\checkmark$ | $\mathcal{I}_{1 /}=-18 \mathrm{~mA}, V_{C C}=0 \mathrm{~V}$ |  |
| Ios | Output Short Circuit Current** ${ }^{\text {c }}$ | $\begin{aligned} & -20 \\ & -15 \end{aligned}$ | $\begin{aligned} & -70 \\ & -85 \end{aligned}$ | mA mA | $v_{\mathrm{CC}}=5.0 \mathrm{v}, \mathrm{v}_{\text {OUT }}=\mathrm{ov}$ <br> One output for MAX of One Sec. |  |
| Icc | $\begin{array}{ll}\text { Power Supply Current } & \begin{array}{c}\text { C } \\ \text { M }\end{array} \\ \end{array}$ |  | $\begin{aligned} & 155 \\ & 165 \\ & \hline \end{aligned}$ | mA <br> mA | $v_{C C}=V_{C C}$ MAX |  |

$C=$ Cornmercial ( -5 ) $\quad M=$ Military ( $(-2 /-8$ )

## A. C. SWITCHING CHARACTERISTICS (Operating)



NOTE: Maximum test frequency is 5 MHz with a $50 \%$ duty cycle.
tion of Sum Of Products (SOP) or inverted Sum Of Products (ISOP) expressions.
The HPL-77153/82S153 is field programmable, enabling the user to quickly generate custom patterns using standard programming equipment.
Nickel-chromium fuse technology is used on these and all other HARRIS HPL-77XXX programmable logic devices. The HPL$77153 / 82 \mathrm{~S} 153$ is available in a 20 pin slimline ceramic DIP with a pinout identical to the 82S153. NOTE: The HPL-77152/82S152 (open collector outputs) can also be made available.
The HPL-77153/82S153 contains unique test circuitry developed by HARRIS which is enabled at the time of manufacture to allow complete $A C$ and $D C$ testing.

## HIGH SPEED DATA PROCESSOR FOR PARALLEL ASCII CHARACTERS

This application note covers the design and implementation of a multi-function, high speed processing unit for parallel ASCII characters. The final implementation of this design uses the HPL-77153 Field Programmable Logic Array, and has been designed to demonstrate many of the features and flexibilities of this device. The HPL-77153 is basically an asynchronous, two level logic array with feedback; however, careful use of the feedback paths can allow more complex functions, such as latches and flip flops to be implemented. This particular design includes both asynchronous logic and an R.S. flip flop, the designs of which will be shown from first principles.

This ASCII processing unit has three main functions, which are:

1. The detection and flagging of 18 popular ASCII control codes (more could be included if desired).
2. The detection and flagging of two specific control codes. Also, storage of the last control code detected. The two control codes chosen for this particular application are: START OF TEXT (STX) and END OF TEXT (ETX).
3. Removal of the 18 detected control codes from the parallel character stream and their replacement by NULL (NUL) control codes.
The features of this ASCII processing unit are as follows. A seven bit input data bus with an associated input strobe line is used to move ASCII characters into the unit. A seven bit output data bus is used to move the processed ASCII characters out of the unit. This data bus is normally held in a three-state condition, but becomes active whenever a valid character stream is detected, allowing the bussing of more than one device. A valid data output is provided which goes high when the STX control code is detected, and remains high until the ETX control code clears this signal (because two outputs have to be used to implement this R.S. flip flop function, the inverted form of the valid data signal is also available).
The input character stream consists of back to back seven bit characters in parallel form. An associated active low strobe signal is centered in the middle of the character period as shown in FIG. 1.


The strobe signal is used to enable a control code detection flip flop and to indicate when the characters are stable.
The 18 control codes detected by this unit are a subset of the 32 possible control codes included in the ASCII character set. The chosen control codes could be changed for other applications if desired, or more or less could be included. However, because of limitations of the HPL77153 all 32 cannot be included, although two devices could be paralleled to achieve this. The chosen control codes together with their hexadecimal and binary equivalents are shown in Table 1.

| HEX | $\begin{aligned} & \text { ASCII } \\ & \text { CONTROL } \\ & \text { CODE } \end{aligned}$ | BINARY EQUIVALENT |  |  |  |  |  |  | CONTROLCODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 16 | 15 | 14 | 13 | 12 | 11 | 10 |  |
| 02 | STX | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 03 | ETX | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |
| 04 | EOT | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 05 | ENQ | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| 06 | ACK | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 07 | BEL | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 08 | BS | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 09 | HT | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| OA | LF | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |
| 0 C | FF | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| OD | CR | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| 10 | DLE | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 11 | DC1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 12 | DC2 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 13 | DC3 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |
| 14 | DC4 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| 15 | NAK | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |
| 1B | ESC | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 |
| - | - |  | ALL | OTH | ER | COD | ES |  | 0 |

TABLE 1
The block diagram for this design is shown in FIG. 2 and the associated timing diagram in FIG. 3. Having now defined the design, the individual inputs and outputs must be allocated in order implement the block diagram. With reference to the functional diagram of the HPL-77153, Table 2 lists the device pins and their attributed functionality.


FIG. 3

| PIN NO. | PIN NAME | ATTRIBUTED <br> FUNCTION | SIGNAL <br> FLOW |
| :---: | :---: | :--- | :---: |
| 1 | 10 | INPUT DATA BUS 0 | INPUT |
| 2 | 11 | INPUT DATA BUS 1 | INPUT |
| 3 | 12 | INPUT DATA BUS 2 | INPUT |
| 4 | 13 | INPUT DATA BUS 3 | INPUT |
| 5 | 14 | INPUT DATA BUS 4 | INPUT |
| 6 | 15 | INPUT DATA BUS 5 | INPUT |
| 7 | 16 | INPUT DATA BUS 6 | INPUT |
| 8 | 17 | INPUT STROBE | INPUT |
| 9 | B0 | OUTPUT DATA BUS 0 | OUTPUT |
| 11 | B1 | OUTPUT DATA BUS 1 | OUTPUT |
| 12 | B2 | OUTPUT DATA BUS 2 | OUTPUT |
| 13 | B3 | OUTPUT DATA BUS 3 | OUTPUT |
| 14 | B4 | OUTPUT DATA BUS 4 | OUTPUT |
| 15 | B5 | OUTPUT DATA BUS 5 | OUTPUT |
| 16 | B6 | OUTPUT DATA BUS 6 | OUTPUT |
| 17 | B7 | OUTPUT VALID | OUTPUT |
| 18 | B8 | IOUTPUT VALID | OUTPUT |
| 19 | B9 | CONTROL CODE | OUTPUT |

## TABLE 2

Now that the timing diagram FIG. 3 has been generated, and all the input and output pins have been assigned their desired function, one can now start to develop the various Boolean expressions necessary to implement this design. The HPL-77153 FPLA is divided into two basic sections. The first section consists of 32 product terms; each product term can AND together various combinations of the 8 dedicated inputs and the 10 bi-directional feedbacks. The second section consists of 10 SUM terms, each of which can OR together various combinations of the 32 product terms (see functional diagram).

Because the HPL-77153 is divided into two separate sections, they can be dealt with separately. The first section to be dealt with should be the PRODUCT term array, followed by the SUM term array. Referring to the timing diagram FIG. 3, we shall now develop the logic equations necessary to implement the output signal called CONTROL CODE. Table 1 lists the 18 ASCII control codes to be detected; it can be seen that each control code can be detected using just one product term. For example, let us assign product term $0(\mathrm{PO})$ to detect the STX control code. The necessary Boolean expressions can be extracted directly from the binary equivalent code shown.
$P 0=/ 10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$
STX
Whenever a 1 appears in the binary equivalent code, it is replaced by the true value of the input signal and whenever a 0 appears, it is replaced by the complemented value. In a similar way, P1 to P17 can be allocated to the other 17 control codes.

The signal CONTROL CODE should go high whenever any of the 18 control codes are detected; therefore, it should be the logical SUM of the 18 product terms P0 to P17.

$$
\begin{aligned}
\mathrm{B} 9= & \mathrm{P} 0+\mathrm{P} 1+\mathrm{P} 2+\mathrm{P} 3+\mathrm{P} 4+\mathrm{P} 5+\mathrm{P} 6+\mathrm{P} 7+\mathrm{P} 8+\mathrm{P} 9+\mathrm{P} 10 \\
& +\mathrm{P} 11+\mathrm{P} 12+\mathrm{P} 13+\mathrm{P} 14+\mathrm{P} 15+\mathrm{P} 16+\mathrm{P} 17
\end{aligned}
$$

Note how the flexibility to assign a variable number of product terms to each SUM term allows this design to be implemented. This would not be possible with other devices which have fixed number of product terms per output.

Having developed the expressions for CONTROL CODE, we can now turn our attention to the output signal called OUTPUT VALID and its complement. These signals are the two outputs from an R.S. flip flop implemented internally using the feedback features found in the HPL-77153. Before we can generate the Boolean expressions, we must first go back to basics and develop the logic circuit necessary to implement this flip flop using simple gates, as shown in FIG. 4.


FIG. 4
From FIG. 3, it can be seen that OUTPUT VALID should go high whenever an STX control code is detected and the input strobe goes low; this will be implemented using P21. Also, whenever the ETX control code is detected and the input strobe goes low, then OUTPUT VALID should return low. This is implemented using P20. From FIG. 4, the following Boolean expressions can be extracted:

```
\(\mathrm{P} 18=\mathrm{B} 8\)
\(\mathrm{P} 19=\mathrm{B} 7\)
\(\mathrm{P} 20=10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14\)
        \(\cdot / 15 \cdot / 16 \cdot / 17\)
\(\mathrm{P} 21=/ 10 \cdot 11 \cdot / / 2 \cdot / 13 \cdot / 14\)
    \(\cdot / 15 \cdot / 16 \cdot / 17\)
\(B 7=/(\mathrm{P} 18+\mathrm{P} 20)\)
\(\mathrm{B} 8=/(\mathrm{P} 19+\mathrm{P} 21)\)
```

R.S. FLIP FLOP FEEDBACK R.S. FLIP FLOP FEEDBACK

## ETX•/STROBE

STX•/STROBE
OUTPUT VALID
/OUTPUT VALID

The above expressions will implement the R.S. flip flop shown in FIG. 4. Note that because there is no direct feedback from the bi-directional pins to the SUM array, two product terms, P18 and P19, have to be used for this function. When using feedback paths to implement flip flops, two stages of propagation delay are incurred; therefore, in order to change the state of the flip flop, the minimum length of the INPUT STROBE signal should be equal to or greater than twice the device propagation delay specified in the data sheet.

Referring again to FIG. 3, the last output for which Boolean expressions must be generated are the seven outputs used to form the OUTPUT DATA BUS (B0-B6). One of the functions of this design is to replace the 18 detected control codes by NUL codes (all outputs low). All normal data characters are passed straight through the device. The signal used to force a NUL character onto the OUTPUT DATA BUS is CONTROL CODE. Therefore, each OUTPUT

DATA BUS line should consist of the appropriate INPUT DATA BUS line logically AND'd with the complement of the CONTROL CODE signal. As an example, the Boolean expressions for OUTPUT DATA BUS 0 are shown below.

$$
\begin{array}{ll}
\mathrm{P} 22=10 \cdot / \mathrm{B9} 9 & \text { INPUT DATA BUS } 0 \\
\mathrm{~B} 0=\mathrm{P} 22 & \text { OUTPNTROL CODE }
\end{array}
$$

In a similar way, the other six sets of expressions for B1-B6 can be developed.
The last function that must be implemented for this design is the three-state control of the OUTPUT DATA BUS. Whenever OUTPUT VALID is active, then the OUTPUT DATA BUS is also active; otherwise, it is held in a threestate condition. It can be seen from the functional diagram of the HPL-77153 that there are 10 control terms (D0-D9) which are used to disable the output drivers on the 10 bi-directional lines (B0-B9). Because we want all seven lines of the OUTPUT DATA BUS (B0-B6) to be active or three-state at the same time, the Boolean expressions for each associated control term will be identical. For example, the expression for the three-state control product term for OUTPUT DATA BUS 0 is shown below:
$D 0=B 7 \quad B 0$ THREE-STATE CONTROL
Lastly, note that 10 EXCLUSIVE OR gates, controlled by 10 fuses, are included in the HPL-77153. This allows the user to invert the polarity of any or all of the outputs. In this example, the only outputs which are required to be inverted are B7 and B8. How the condition of these fuses is specified will be dealt with later, in the section covering conversions of Boolean expressions to the final programming table. Table 3 is a complete listing of all expressions developed so far.
Now that all the Boolean expressions have been derived, the only thing left to do is to program a part and plug into one's system. However, before a part can be programmed, the Boolean expressions must be converted into a form that is acceptable to a programmer. One way to do this is to
process the expressions using the H.E.L.P. software support package. H.E.L.P. is a large and sophisticated software support package available on-line from Harris Semiconductor's Melbourne facility. (Please contact the factory or your local sales office for further information.) The final output from H.E.L.P. can be used to generate a paper tape or can be fed directly into a suitable programmer via a communications link. Another way to convert the expressions is to transpose them onto a standard HPL77153 programming form. A completed form for this particular design is shown in FIG. 5. The transposition is fairly simple, and its execution should become apparent if one compares the expressions listed in Table 3 with the completed programming form.

After transposing one's expressions onto the programming form, data can be read from the programming form and entered directly into a suitable programmer. The exact procedure for reading off the data from the programming form will vary according to the selected programmer. One should consult the manufacturer of one's programmer for complete information on this procedure.
In conclusion, the author hopes that this module will serve as a worked example of a design using the HPL-77153, and also as a starting point for a user's own designs. It should be apparent from this design that the HPL-77153 is eminently suitable for complex and highly integrated new designs, as well as its more traditional role as a replacement for existing random logic designs. Devices of this type are often much more efficient if one uses them to implement new designs and functions, rather than attempting to squeeze old designs into them.

## PRODUCT TERMS

| $\mathrm{PO}=/ 10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | STX |
| :---: | :---: |
| $P 1=10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | ETX |
| $\mathrm{P} 2=/ 10 \cdot / 11 \cdot 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | EOT |
| $P 3=10 \cdot / 11 \cdot 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | ENQ |
| $\mathrm{P} 4=/ 10 \cdot 11 \cdot 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | ACK |
| $P 5=10 \cdot 11 \cdot 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16$ | BEL |
| P6 $=/ 10 \cdot / 11 \cdot / 12 \cdot 13 \cdot / 14 \cdot / 15 \cdot / 16$ | BS |
| $P 7=10 \cdot / 11 \cdot / 12 \cdot 13 \cdot / 14 \cdot / 15 \cdot / 16$ | HT |
| $\mathrm{P} 8=/ 10 \cdot 11 \cdot / 12 \cdot 13 \cdot / 14 \cdot / 15 \cdot / 16$ | LF |
| $\mathrm{P} 9=/ 10 \cdot / 11 \cdot 12 \cdot 13 \cdot / 14 \cdot / 15 \cdot / 16$ | FF |
| $\mathrm{P} 10=10 \cdot / 11 \cdot 12 \cdot 13 \cdot / 14 \cdot / 15 \cdot / 16$ | CR |
| $\mathrm{P} 11=/ 10 \cdot / 11 \cdot / 12 \cdot / 13 \cdot 14 \cdot / / 5 \cdot / 16$ | DLE |
| $\mathrm{P} 12=10 \cdot / 11 \cdot / 12 \cdot / 13 \cdot 14 \cdot / 15 \cdot / 16$ | DC1 |
| $\mathrm{P} 13=/ 10 \cdot 11 \cdot / 12 \cdot / / 3 \cdot 14 \cdot / 15 \cdot / / 6$ | DC2 |
| $\mathrm{P} 14=10 \cdot 11 \cdot / 12 \cdot / 13 \cdot 14 \cdot / 15 \cdot / 16$ | DC3 |
| P15 $=/ 10 \cdot / 11 \cdot 12 \cdot / 13 \cdot 14 \cdot / 15 \cdot / 16$ | DC4 |
| P16 $=10 \cdot / 11 \cdot 12 \cdot / 13 \cdot 14 \cdot / 15 \cdot / 16$ | NAK |
| $\mathrm{P} 17=10 \cdot 11 \cdot / 12 \cdot 13 \cdot 14 \cdot / 15 \cdot / 16$ | ESC |
| $\mathrm{P} 18=\mathrm{B} 8$ | R.S. FLIP FLOP FEEDBACK |
| $\mathrm{P} 19=\mathrm{B} 7$ | R.S. FLIP FLOP FEEDBACK |
| P20 $=10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16 \cdot / 17$ | ETX•/STROBE |
| P21 $=/ 10 \cdot 11 \cdot / 12 \cdot / 13 \cdot / 14 \cdot / 15 \cdot / 16 \cdot / 17$ | STX•/STROBE |
| $\mathrm{P} 22=10 \cdot / \mathrm{B9}$ | INPUT DATA BUS $0 \% /$ CONTROL CODE |
| $\mathrm{P} 23=11 \cdot / \mathrm{B9}$ | INPUT DATA BUS $1 \cdot /$ CONTROL CODE |
| $P 24=12 \cdot / 89$ | INPUT DATA BUS $2 \cdot /$ CONTROL CODE |
| $\mathrm{P} 25=13 \cdot / \mathrm{B9}$ | INPUT DATA BUS 3./CONTROL CODE |
| $\mathrm{P} 26=14 \cdot / \mathrm{B9}$ | INPUT DATA BUS 4./CONTROL CODE |
| $\mathrm{P} 27=15 \%$ B9 | INPUT DATA BUS $5 \cdot /$ CONTROL CODE |
| $\mathrm{P} 28=16 \cdot / \mathrm{B9}$ | INPUT DATA BUS 6./CONTROL CODE |

## SUM TERMS

| $\mathrm{B} 0=\mathrm{P} 22$ | OUTPUT DATA BUS 0 |
| ---: | :--- |
| $\mathrm{~B} 1=\mathrm{P} 23$ | OUTPUT DATA BUS 1 |
| $\mathrm{~B} 2=\mathrm{P} 24$ | OUTPUT DATA BUS 2 |
| $\mathrm{~B} 3=\mathrm{P} 25$ | OUTPUT DATA BUS 3 |
| $\mathrm{~B} 4=\mathrm{P} 26$ | OUTPUT DATA BUS 4 |
| $\mathrm{~B} 5=\mathrm{P} 27$ | OUTPUT DATA BUS 5 |
| $\mathrm{~B} 6=\mathrm{P} 28$ | OUTPUT DATA BUS 6 |
| $\mathrm{~B} 7=/(\mathrm{P} 18+\mathrm{P} 20)$ | OUTPUT VALID |
| $\mathrm{B} 8=/(\mathrm{P} 19+\mathrm{P} 21)$ | $/$ OUTPUT VALID |
| $\mathrm{B} 9=\mathrm{P} 0+\mathrm{P} 1+\mathrm{P} 2+\mathrm{P} 3+\mathrm{P} 4+\mathrm{P} 5+\mathrm{P} 6+\mathrm{P} 7+\mathrm{P} 8+\mathrm{P} 9$ |  |
|  | $+\mathrm{P} 10+\mathrm{P} 11+\mathrm{P} 12+\mathrm{P} 13+\mathrm{P} 14+\mathrm{P} 15+\mathrm{P} 16+\mathrm{P} 17$ |

## CONTROL TERMS

| $D 0=B 7$ | B0 THREE-STATE CONTROL |
| :---: | :---: |
| D1 $=\mathrm{B} 7$ | B1 THREE-STATE CONTROL |
| $\mathrm{D} 2=\mathrm{B} 7$ | B2 THREE-STATE CONTROL |
| D3 $=B 7$ | B3 THREE-STATE CONTROL |
| D4 $=\mathrm{B} 7$ | B4 THREE-STATE CONTROL |
| $\mathrm{D} 5=\mathrm{B} 7$ | B5 THREE-STATE CONTROL |
| $D 6=B 7$ | B6 THREE-STATE CONTROL |
| D7 $=1$ | UNCONDITIONALLY ACTIVE |
| D8 $=1$ | UNCONDITIONALLY ACTIVE |
| $\mathrm{D} 9=1$ | UNCONDITIONALLY ACTIVE |

## EXCLUSIVE OR FUSES

| B0 $=$ INTACT | NON-INVERTING |
| :--- | :--- |
| B1 $=$ INTACT | NON-INVERTING |
| B2 2 INTACT | NON-INVERTING |
| B3 $=$ INTACT | NON-INVERTING |
| B4 $=$ INTACT | NON-INVERTING |
| B5 $=$ INTACT | NON-INVERTING |
| B6 $=$ INTACT | NON-INVERTING |
| B7 $=$ PROGRAMMED | INVERTING |
| B8 $=$ PROGRAMMED | INVERTING |
| B9 $=$ INTACT | NON-INVERTING |

HPL-77153 FPLA PROGRAMMING FORM
PROGRAM TABLE ENTRIES:


NOTES

1. The FPLA is shipped with all links intact. Thus a background of entries corresponding to states of virgin links exists in the table, shown BLANK for clarity.
2. Unused I and B bits in the AND array are normally programmed Don't Care (-).
3. Unused product terms can be left blank.


FIG. 5

## WHY TEST SEMICONDUCTOR DEVICES?

The obvious answer to this question is, "to be sure that they work", but what do we mean by "work"? A generally accepted description of a working part is one which will perform correctly in any system that does not violate the part's published specifications. Specifications for digital integrated circuits can be divided into three easily identifiable sections as shown below.

1. FUNCTIONAL SPECIFICATION: Describes precisely the way in which the device operates. Input stimuli (if any) and subsequent output response are presented in a rigorous and generally understood format. The functional specification is generally independent of the technology employed; for example, an "AND" gate is an "AND" gate whether it is implemented using Schottky TTL or relays.
2. STATIC ELECTRICAL (DC) SPECIFICATIONS: Describe precisely what input voltages are required to guarantee particular logic levels, what output voltages are used to represent particular logic levels, what currents flow at device inputs, what drive current capability the outputs have, what supply current is consumed, and several other less important specifications. In contrast to the functional specification, the DC specifications depend to a greater extent on the technology employed. For example, one would expect the supply current of a CMOS part to be much less than an equivalent BIPOLAR part, although the output drive capability could be similar.
3. DYNAMIC SWITCHING (AC) SPECIFICATIONS: Describe precisely what maximum (and in some cases minimum) propagation delay can be expected at an output in response to some external or internal stimulus, what input timing requirements must be met to insure correct operation, such as set up and hold times, pulse widths and others. In contrast to the functional specification, the AC specifications are almost totally dependent on the technology employed.

Every integrated circuit, whether it is a complex microprocessor or a simple logic gate, should have an associated data sheet showing the FUNCTIONAL, STATIC, and DYNAMIC specifications. Semiconductor manufacturers may at their discretion TEST, GUARANTEE, or TEST AND GUARANTEE the various specifications. TEST means that a specification is actually tested at the time of manufacture; GUARANTEE means that a specification is not tested, but the manufacturer will take back any part not meeting that specification. TEST AND GUARANTEE
means that a specification is not only tested at the time of manufacture, but the manufacturer will take back any part not meeting that specification (an unlikely event). Manufacturers TEST AND GUARANTEE most specifications with a few exceptions, such as input and output capacitances, which are difficult to measure in a manufacturing environment, and normally do not fluctuate to any great degree. Such specifications are normally only GUARANTEED.

All specifications discussed so far have been boundary specifications (minimum or maximum). Some manufacturers show "TYPICAL" specifications, which are of little use to anyone but the most casual designer, because generally these specifications are not only untested but are not even guaranteed. Designing a system using the typical specifications of integrated circuits could cause a system to fail permanently or intermittently with variations of temperature or power supply.

## PROGRAMMABLE LOGIC IS NO EXCEPTION

Since the first integrated circuit was developed, FUNCTIONAL and PARAMETRIC testing was a relatively simple matter because the devices performed the same function at the time of manufacture as they did when they were in the customer's equipment; therefore, they could be exhaustively tested. A hint that this utopian state of affairs was not to last came with the invention of the non-erasable PROM. This was the first device where the customer had control over the final function. The FUSIBLE LINK had arrived and offered customers tremendous flexibility to generate their own proprietary designs, but at the same time generated increased testing difficulties for the manufacturer. Ingenious schemes were devised to allow predictions of FUSING YIELD, such as the inclusion of extra fuses not available to the user, which could be programmed and verified at manufacture. Additional schemes allowed measurement of DC and AC parameters. A simple form of test circuitry had been invented and, because PROMs were simple repetitive structures, it worked reliably and efficiently.

The floodgates were finally flung open with the invention of PROGRAMMABLE LOGIC devices. The first manufacturers of these devices made a fundamental error by only including the same type of simple test circuitry that was used for PROMs; such devices are called FIRST GENERATION. A programmable logic device can be considered as an array of LOGICAL ELEMENTS, the function of which is controlled by an EMBEDDED PROM. The manufacturers of first generation devices incorporated all the test circuitry necessary to test the EMBEDDED PROM,
but unfortunately, they did not include any circuitry to test the integrity, functionality and specifications of the LOGICAL ELEMENTS. As a result, the early manufacturers could predict the FUSING YIELD of their parts, but had absolutely no information to indicate whether the part would function correctly after programming. These difficulties were compounded by the inclusion on almost all devices of a new feature called USER CONFIGURABLE DYNAMIC THREE-STATE. This facility allowed the user to decide when the outputs should be active, and when they should not. Unfortunately, one of the results of this feature was that all the outputs of an unprogrammed part were unconditionally in a HIGH IMPEDANCE condition. This prevented many important device parameters from being measured, and resulted in virtually untested parts being shipped. The only parameters which could be measured on a FIRST GENERATION device were INPUT CURRENT, OUTPUT LEAKAGE and SUPPLY CURRENT. Vitally important specifications, such as INPUT THRESHOLDS, OUTPUT VOLTAGES and CURRENTS, DYNAMIC (AC), and FUNCTIONALITY were not being tested. One manufacturer of programmable logic devices recognized some of the problems, and attempted a correction on some of their later parts. They did this by including test circuitry which could be used to activate the THREE-STATE output buffers, allowing some STATIC (DC) parametric testing to be done at WAFER PROBE. This testing could only be performed at WAFER PROBE because the signals that activated the test circuitry were connected to extra BOND PADs on the DIE which were not bonded out at PACKAGE ASSEMBLY.

The result was that packaged devices could still not be tested, so it was not possible to measure parameters over temperature.

The testability of FIRST GENERATION programmable logic devices was to remain in this primitive state for a number of years; indeed, such parts are still being manufactured today. This lack of testability has been responsible for much user frustration with marginally and nonworking parts. However, this did not deter the use of such parts because, even with all their limitations, programmable logic gave the customer some very valuable and cost-effective features.

## HPL GENERIC TESTABILITY IS THE ANSWER

It was only with the emergence of HPL (Harris Programmable Logic) from Harris Semiconductor in 1982 that the problems of functional and parametric testing were finally addressed in a complete and rational way. HPL is an advanced SECOND GENERATION range of products which feature complete FUNCTIONAL and PARAMETRIC testing OVER TEMPERATURE in PACKAGED FORM on UNPROGRAMMED DEVICES. The implementation of this test philosophy is so novel that at this date a patent is pending. The HPL test philosophy is known as VOCAL TM (Verification of On Chip Array Logic), and is incorporated in all HPL products, including PAL®, IFLTM, and Harris proprietary parts.

All non-erasable programmable devices, including PROMs
and programmable logic, should exhibit three distinct modes of operation. The three modes have been defined as shown below:

MODE 1 TEST MODE (Parametric and Functional)
MODE 2 PROGRAMMING MODE (Fuse Program and Verify)

MODE 3 FUNCTIONAL MODE (Normal Operational Mode)

A PROM is not normally equipped for MODE 1 operation because its architecture allows parametric and functional testing to be performed in MODE 3, before it is programmed. Test fusing can be performed in MODE 2. However, this is not the case with programmable logic parts, since unlike a PROM they will not operate in MODE 3 until they have been programmed. So, in order to effectively test programmable logic, MODE 1 is essential; and as was implied earlier, most programmable logic parts, with the exception of HPL, do not exhibit MODE 1 operation. This is why HPL devices are said to have TRI-MODE TM functionality. If a part does not have MODE 1 capability, how can it be tested? The answer is it cannot be tested until it has been programmed either by the user or the manufacturer. This involves the writing of a special test program for each different pattern, an expensive process. The VOCAL test scheme allows the user to achieve in excess of 98\% PPFY (POST PROGRAMMING FUNCTIONAL YIELD - those parts meeting AC, DC, and functional specifications after programming) without performing exhaustive POST PROGRAMMING VECTOR TESTING. MODE 1 operation allows parts not meeting specification to be eliminated during the manufacturing process. Faulty parts without MODE 1 operation cannot be detected until they reach the customer. Therefore, a user of parts without MODE 1 operation will experience a fluctuating PPFY within the range $0 \%$ to $95 \%$ (average approximately $50 \%$ to $80 \%$ ). HPL devices offer the user virtually the maximum theoretical PPFY attainable today.

## HPL FEATURES TRI-MODE ${ }^{\text {TM }}$ OPERATION

All HPL products feature three distinct modes of operation, as explained earlier. Two modes are always available to the user: the PROGRAMMING MODE (MODE 2) and the FUNCTIONAL MODE (MODE 3). The TEST MODE (MODE 1) is not generally available to the user because of its proprietary nature; please contact Harris Semiconductor for further information. A complete explanation of the three operational modes follows:

## MODE 1 (TEST MODE)

In this mode, the FUNCTIONAL MODE parametrics, both dynamic (A.C.) and static (D.C.), can be measured and verified as being within the published data sheet specifications. The logical functionality can also be verified; in other words, it is possible to verify logically correct operation of all the internal data paths, logic gates, input and output buffers, and miscellaneous circuitry. Note that in this
mode, the integrity of the fuse matrix is not checked as this function is reserved for Mode 2. In summary, the basic features of the test mode are:

1. The ability to verify functional DC voltage and current specifications.
2. The ability to verify functional AC switching specifications.
3. The ability to verify logical continuity and functionality of internal data paths and circuit elements.

The TEST MODE is enabled by the correct manipulation of special TEST MODE control pins. TEST MODE control pins are heirarchical functions of the normal FUNCTIONAL MODE pinout. The TEST MODE block diagram for HPL products is shown below.


The various TEST MODE control signals (when activated) cause specific functional modifications to occur within the device. Various combinations of control signal activation allow many different tests to be performed on unprogrammed parts. The test flow for both wafer and package level devices is shown below. Each test performed actually consists of many sub-tests, as a large number of input/output configurations must be examined.

| PACKAGED TEST PERFORMED | HARRIS HPLs | OTHERS | MODE USED |
| :--- | :---: | :---: | :---: |
| $V_{C L}$ | YES | - | N/A |
| $I_{C C}$ | YES | - | 3 (FUNCTIONAL) |
| $I_{I L}, I_{B Z L}, I_{F Z L}$ | YES | - | 3 (FUNCTIONAL) |
| $I_{I H}, I_{B Z H}$ IFZH | YES | - | 3 (FUNCTIONAL) |
| $V_{O L}$ | YES | - | 1 (TEST) |
| $V_{O H}$ | YES | - | 1 (TEST) |
| $I_{O S}$ | YES | - | 1 (TEST) |
| OUTPUT LOGIC FUNCTIONAL | YES | - | 1 (TEST) |
| INPUT BUFFERS FUNCTIONAL | YES | - | 1 (TEST) |
| COLUMN DECODE FUNCTIONAL | YES | - | 2 (PROGRAM) |
| ROW DECODE FUNCTIONAL. | YES | - | 2 (PROGRAM) |
| TEST ROW FUSIBILITY | YES | - | 2 (PROGRAM) |
| TEST COLUMN FUSIBILITY | YES | - | 2 (PROGRAM) |
| FUSE MATRIX INTEGRITY | YES | - | 2 (PROGRAM) |
| VIH, VIL | YES | - | 1 (TEST) |
| DYNAMIC (AC) TEST | YES | - | 1 (TEST) |

## PACKAGE DEVICE TESTS PERFORMED AT MANUFACTURE

The above table shows the tests performed on all HPL parts at the time of manufacture. A blank column has been left so the reader may check off any tests performed by other manufacturers for comparison. Note that all these tests are performed on packaged devices; some manufacturers can do some of these tests on unpackaged die, but this is no guarantee that the final packaged parts will work.

Most of the above tests are self-explanatory, with the possible exception of "OUTPUT LOGIC FUNCTIONAL". Some HPL products include user configurable output logic,
or output conditioning, such as EX-OR GATES, THREESTATE BUFFERS and others, which are controlled by configuration fuses. It is this logic which is verified as working correctly during the "OUTPUT LOGIC FUNCTIONAL" test.

## POST PROGRAMMING TEST CAPABILITY

The TEST MODE capability is retained even after device programming, allowing detailed non-invasive analysis of any parts returned to Harris Semiconductor as non-functional or programming failures. This ability to take an electronic "X-RAY" of returned parts allows Harris to advise the customer of the exact nature of the fault.

## MODE 2 (PROGRAMMING MODE)

In this mode, the integrity of the fuse matrix is verifiable; in other words, it is possible to verify that all the fuses in an unprogrammed device are intact. Also, individual fuses are capable of being selectively programmed in order to generate the overall logical functionality required by the user. Lastly, it is possible to verify that programmed fuses have programmed correctly, and that fuses desired not to be programmed are still intact. In summary, the basic features of the programming mode are:

1. The ability to selectively read all fuses to determine whether they are intact or programmed. This feature is functional both before and after programming.
2. The ability to selectively program individual fuses without erroneously programming non-selected fuses, or electrically or thermally overstressing or damaging the device.


Complete information on the programming and subsequent verification of HPL parts can be found in the individual device data sheets. The HPL programming mode pinout and programming algorithm is generic to all HPL products to this date; however, in accord with Harris' policy of supplying the customer with the highest possible quality, future products may include enhancements to the basic programming scheme. The programming scheme has been designed to minimize stresses to the device being programmed; this is another difference between FIRST and SECOND GENERATION parts.

## MODE 3 (FUNCTIONAL MODE)

In this mode, the device functions and meets all the AC and DC parametrics shown in the published data sheet. It will also exhibit the logical functionality which the user creates by selectively progamming fuses. In summary, the basic

## Module 5

features of the functional mode are:

1. Exhibition of correct AC and DC and logical functionality.


FUNCTIONAL MODE BLOCK DIAGRAM
Complete information on the functional mode operation of HPL parts can be found in the individual device data sheets. In this mode, non-proprietary HPL parts are functionally equivalent to the industry standard architectures from which
they were developed. All HPL products are designed by Harris Semiconductor and feature many enhancements over earlier products.

## SUMMARY

It is hoped that this module has identified the problems associated with the testing of programmable logic devices, and explained in some detail the very comprehensive approach taken by Harris Semiconductor to alleviate these problems. Future Harris products will continue to make use of the VOCAL test philosophy. Enhancements and improvements will be made which will be functionally compatible with existing products using VOCAL.

For further information on this or related subjects, contact ADVANCED PRODUCTS GROUP of SEMICONDUCTOR BIPOLAR DIGITAL PRODUCTS DIVISION.

## Harris Programmable Logic (HPL ${ }^{\text {TM }}$ ) Application Note 106

## HAZARD FREE LOGIC DESIGN

By Steven Bennett, Senior Marketing Engineer

## INTRODUCTION

One of the more insidious pitfalls of logic design is the unwitting inclusion of static* (race) hazards into a circuit. Static hazards can cause undesirable glitches (transitory incorrect logic levels) to occur at the output of a logical network under certain input transition conditions. Static hazard is a somewhat inappropriate name for an effect which is only present as a consequence of an input signal transition. Such hazards are caused by unequal propagation delays in different parts of a logical network. This may result from unequal numbers of logical elements in different paths, or using logical elements with different propagation delays, or simply using devices which exhibit propagation delay variation due to transition direction sensitivity (most logical devices). No matter how carefully the various paths are matched within a network, changes in supply voltage, temperature, and node loading will conspire to unbalance them.

Having static hazards present in logical networks is not always undesirable; for example, any network outputs driving other devices not adversely affected by glitches would not be a cause for concern. Devices not sensitive to glitches are LEDs, filament lamps, solenoids, and other level activated components. However, many devices are sensitive to glitches, and these are mainly edge triggered or level sampling digital components, such as latches, registers, flip flops, and counters, to name but a few. Driving edge sensitive inputs on these types of components with the output of network containing static hazards can cause permanent or intermittent system failures.

Static hazards can be a problem, but are they avoidable? Fortunately yes; static hazards can be eliminated by employing well established techniques of Boolean Algebra in one or more of its diverse forms. The following sections show various solutions to this problem, with application to discrete logic, PROM, or programmable logic designs.
${ }^{*}$ Static hazards in the context of this paper are defined as logical abnormalities in a digital system, and should not be confused with electrostatic discharge induced damage in semiconductor devices.

## KARNAUGH MAP EXAMPLE

Consider the simple Boolean expression shown below:
$F=/ A . C+B . / C$
It is not immediately obvious that a minimum network implementation of this function would suffer from a static hazard. However, inspection of the Karnaugh Map representation of this function (Figure 1) can make this clear.


FIGURE 1

The technique for identifying a possible stacic hazard is to search for any adjacent (not diagonally adjacent) cells not grouped together? As can be seen from Figure 1, two cells satisfy this criteria. They are identified by the coordinates /A.B./C and /A.B.C. The gate implementation of Function $F$ is shown in Figure 2.


FIGURE 2

The input variable which is different between the two cells, /A.B./C and /A.B.C, is obviously C. Therefore, this is the input variable which could give rise to a static hazard. The waveform diagram generated by holding

A at a low level, $B$ at a high level, and changing $C$ is shown in Figure 3.


Notice how the delay introduced by the C invertor causes a glitch to occur each time $\mathbf{C}$ is taken low. The duration of the glitch is approximately equal to the propagation delay of the invertor. Having identified the cause of the glitch, what steps can one take to eleminate it? The solution is elegantly simple: one simply needs to group the two cells, /A.B./C and /A.B.C. This is shown in Figure 4.


FIGURE 4
Now, the glitch detection criterion mentioned earlier is no longer satisfied. There are now no adjacent cells not grouped together. What implication does this have for the gate level implementation of this function? The new expression for $F$ is shown below:
$F^{\prime}=/ A \cdot C+B \cdot / C+/ A \cdot B$
Notice that a new product (AND) term has been generated: /A.B. In terms of gates, one more AND gate, and a three rather than two input OR gate are required. The gate implementation of the new expression for $F$ is shown in Figure 5.


FIGURE 5

It is left to the reader to show that the circuit of Figure 5 is not prone to glitches caused by changing the state of input C, nor for that matter, A or B. The Karnaugh Map technique shown works well for logic network with up to four or five input variables, but above this number, it becomes increasingly difficult to visualize the cell interrelationships. The next section demonstrates an algebraic method leading up to a more general solution applicable to multi-input programmable logic devices.

## ALGEBRAIC EXAMPLE

Examine the function $F$, from the previous example, shown below.
$F=/ A . C+B . / C$
What clue lies locked in this expression that would suggest a possible static hazard? First, the two product terms contain variables that are not mutually exclusive, $A$ and $B$, and secondly, they contain the true and complement forms of a third variable, C . These two conditions set the stage for a possible static hazard as demonstrated in the previous section. What procedure can we employ to eliminate this problem? Consider the approach taken when using a Karnaugh Map, which is to generate and include a product term to overlay any two product terms contributing to glitch generation. It is possible to use the same approach for the algebraic method as shown below:


The first step is to expand the old expression (F) to its cannonical form. This means expand each product term to include all combinations of "don't care" input variables. For example, B is a "don't care" variable in the product /A.C., and similarly, $A$ is a "don't care" variable in the product B./C. The cannonical form not only would require more gates to implement but would also be prone to glitch generation. The reader may verify this by drawing a Karaugh Map of the cannonical expression; three sets of adjacent cells will be found. The second step is to develop a new product term which overlays the original two product terms. This new product term should be selected from cannonical product terms which differ only by the state of the glitch producing variable, in this case C. This new product term, /A.B, overlays the two original product terms. The cannonical expression can now be reduced with the inclusion of the new product term, /A.B, to the new expression, $\mathrm{F}^{\prime}$.

This algebraic method is applicable to any Boolean expression, and particularly so for expressions containing five or more input variables. The next section shows how algebraic glitch elimination techniques can be ap-
plied to a real world design using an HPLTM programmable logic device.

## PROGRAMMABLE LOGIC EXAMPLE

This example is based around the HPL-77215/16H8, which is a proprietary device designed by Harris Semicondutor. The HPL-77215 is functionally similar to the 16L8, but features active high outputs. It contains two logical arrays: a programmable AND array followed by a fixed OR array. It has 10 fixed inputs, 2 fixed outputs, and 6 bi-directionals. Each output (and bi-directional) has seven product terms OR'd to it. Refer to the HPL-77215 data sheet for further information. The "black box" diagram for the HPL-77215 used in this example is shown in Figure 6.


FIGURE 6

Suppose one wishes to implement the expression shown below:
F = A.B.C.D.E + A.B.C./E + A./C.D./E

Function $F$ is intended to drive the clock input of a binary counter. We must therefore check this expression for possible glitch generation and eliminate that possibility if necessary. The first step is to expand $F$ to its cannonical form which is shown below:


Notice that the cannonical form has four possible glitch generating transitions; however, Glitch 3 and Glitch 4
have been artifically introduced as a result of the expansion process as described earlier. They will disappear when the product terms are recombined and can be ignored. Glitch 1 and 2 are, by contrast, permanent and implicit in the original expression for $F$. They must be eliminated by developing overlaying product terms as shown below.

## GLITCH 1



## GLITCH 2



The cannonical form of $F$ may now be reduced to its original form, and the two overlay product terms, A.B.D.E and A.B.C.D, appended as shown below.

$$
F^{\prime}=A . B \cdot C . D \cdot E+A . B \cdot C . / E+A . / C . D \cdot E+A . B \cdot D \cdot E+A . B \cdot C . D
$$

.Notice that the new expression, $F^{\prime}$, contains five product terms, whereas the original expression F had only three. This can be accommodated in the HPL-77215 as each output has 7 product terms available.

Now $\mathrm{F}^{\prime}$ can safely be used to drive a binary counter since glitch free operation has been assured by means of two overlay terms. The same procedure can be applied to expressions using more variables which in the case of the HPL-77215 could be up to 16 .

## CONCLUSION

It is hoped that this application note will prove useful to experienced and inexperienced logic designers alike. The essential theme throughout this paper is that any logic network driving or incorporating edge sensitive devices should be analyzed for possible static hazards. Remember that any such design involving discrete gates, PROMs, or HPL products should be investigated for this possibility. This is particularly important for man-rated applications such as avionics - GOOD HUNTING!

Harris Programmable Logic (HPL ${ }^{\text {TM }}$ ) Application Note 107

# SPEED OPTIMIZATION FOR THE HPL-T153 <br> FIELD PROGRAMMABLE LOGIC ARRAY (FPLA) AND OTHER PROGRAMMABLE LOGIC ARCHITECTURES 

By Steven Bennett, Senior Marketing Engineer and Barbara J. Fisher, Design Engineer

## INTRODUCTION

This application note explains how to minimize input to output propagation delay when using the HPL-77153 (FPLA). The techniques described are applicable to other devices with similar architectures. Any reduction in propagation delay achieved by these methods is not specified or guaranteed by Harris Semiconductor. These techniques should only be used by customers who have the equipment necessary to perform accurate post-programming propagation delay measurements on every part to be so used. Customers without this equipment should design their systems to tolerate the maximum propagation delay specified in the device data sheet, or contact Harris Semiconductor for information on in house programming and speed optimization.

The HPL-77153 FPLA is a programmable logic device designed by Harris Semiconductor. It is intended to be a highly integrated replacement for designs implemented in low power Schottky TTL. It can also be used to generate totally new designs. The HPL-77153 incorporates the VOCALTM (Verification of On Chip Array Logic) test system (patent pending). This on-chip test system allows Harris to measure all dynamic (AC) and static (DC) parameters, and to perform functional testing on unprogrammed parts at the time of manufacture.

The HPL-77153 has two main sections. The first section is a fuse programmable AND array where input and feedback variables can be linked to any of 32 PRODUCT terms. The second section is a fuse programmable OR array where PRODUCT terms can be linked to any of 10 SUM terms. Other logical components, such as PROGRAMMABLE OUTPUT INVERTORS, INPUT INVERTORS, and THREE-STATE BUFFERS support these two main sections, but will not be discussed further as they are not relevant to this application note. A symbolic representation of a small part of the HPL-77153 is shown in Figure 1.

The symbols used in Figure 1 are now a standard for representing the internal logic of programmable logic parts. The HPL-77153 operates as follows: true and inverted versions of the input variables, in this case $A$

figure 1.
and B, are generated internally and are available for linking to any of the product terms. A fuse is included at each intersection of an INPUT VARIABLE and a PRODUCT term. This causes each product term, in this example, to be a four input AND gate. In a similar manner, a fuse is included at each PRODUCT term and SUM term intersection, causing each SUM term to be a two input OR gate. At any intersection where it is not desired to make a connection, the fuse at that intersection must be programmed. Unprogrammed fuses may be represented by an X symbol at the intersections.


Figure 2.

The pattern of fuses shown in Figure 1 generates two different logical expressions and demonstrates the inherent flexibility of the device architecture. An equivalent representation using discrete gates is shown in Figure 2, and has been configured to generate the same logical expressions as Figure 1, to allow the reader to make a direct comparison.

## WHY ARE FPLAs PATTERN SENSITIVE

After comparing Figures 1 and 2, it should be obvious that when different fuse patterns are used to generate different output expressions, the load seen by each gate varies. This load is complex and consists of resistive and capacitive components which can significantly affect propagation delays. An analogous situation exists in a discrete TTL design where propagation delays increase as more gates are driven from a particular logical node. For example, in Figures 1 and 2, PRODUCT term 2 (PT2) drives both SUM terms 1 and 2 (ST1 and ST2), whereas PRODUCT term 1 (PT1) only drives ST1. Therefore, it is reasonable to assume that an input condition causing PT1 to become active would propagate to ST1 more quickly than an input condition causing PT2 to become active. It is this effect which forms the basis for the delay minimization examples in the following sections.

## OPTIMIZATION IS POSSIBLE

Four basic rules can be deduced which if followed will allow minimization of propagation delays. These four rules are concerned mainly with the programmable OR array of the HPL-77153. Speed optimization by maninpulating the programmable AND array is not discussed in this application note because the highly interactive nature of this array makes optimization very complex. Also, improvements that can be made in the AND array are not significant compared to those that can be made in the OR array.

The following sections explain in detail the four basic rules for minimization, and give practical examples using Boolean expressions.

## RULE 1

ANY PRODUCT TERM SHOULD NOT BE ALLOWED TO DRIVE NON-FUNCTIONING OUTPUTS (BIDIRECTIONALS USED AS INPUTS).

When an HPL-77153 is unprogrammed, all PRODUCT terms are connected to all outputs. Fuses may be programmed to selectively disconnect PRODUCT terms from outputs; however, any outputs which are not active, such as bi-directional pins used as inputs, may or may not be connected to PRODUCT terms. Figure 3 shows a simple set of Boolean expressions with 5 outputs and 5 inputs. Notice that the 3 PRODUCT TERMS drive all 5 bi-directional pins used as inputs.

figure 3.
As it is of no logical consequence whether a non-functional output (input) is driven by PRODUCT terms or not, it may safely be disconnected from all PRODUCT terms to minimize propagation delays. Figure 4 shows how PTO, PT1, and PT31 may be disconnected from those outputs not requiring their contribution.


FIGURE 4.

This rule should be observed at all times since it does not call for any extra circuitry to be committed, which is not the case with all the speed optimization rules.

## RULE 2

ANY UNUSED PRODUCT TERMS SHOULD BE DISCONNECTED FROM ALL THE SUM TERMS.

Unused PRODUCT terms normally contribute a logical " 0 " to the SUM array, and are normally left connected so they can be used for new PRODUCT terms, or to replace undesired PRODUCT terms at a later date Figure 5 shows a set of Boolean expressions where PT2 and PT3 are unused. All PRODUCT terms have been disconnected from the bi-directional pins used as inputs, according to RULE 1.

The unused PRODUCT terms, PT2 and PT3, will load the SUM terms of those pins used as outputs and should be disconnected. This results in a new set of expressions as shown in Figure 6.

| B0 (INPUT) | $=$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| B1 (OUTPUT) | $=$ |  | PT1 | + | PT31 |
| B2 (OUTPUT) | = PTO |  | PT1 |  |  |
| B3 (INPUT) | = |  |  |  |  |
| B4 (OUTPUT) | = PTO | $+$ | PT1 | + | PT31 |
| B5 (INPUT) | = |  |  |  |  |
| B6 (OUTPUT) | = PTO | + |  |  | PT31 |
| B7 (INPUT) | = |  |  |  |  |
| B8 (INPUT) | $=$ |  |  |  |  |
| B9 (OUTPUT) | = PTO |  |  |  |  |

FIGURE 6.

The user should note that while disconnecting PRODUCT TERMS will enhance speed, some of the flexibility for performing "LOGICAL SURGERY" (replacing incorrectly programmed PRODUCT TERMS by new ones) will be lost.

## RULE 3

## ANY PRODUCT TERMS DRIVING A PARTICULAR OUTPUT SHOULD NOT BE USED TO DRIVE ANY OTHER OUTPUTS (NO PRODUCT TERM SHARING).

If a PRODUCT term is used to drive more than one output (2-10 for the HPL-77153), it must drive the large capacitive loads associated with the SUM term interconnect metallization. Each extra SUM term driven adds more load capacitance and results in longer propagation delays. Consider the expressions shown in Figure 7. Three product terms are generated from six input variables; two outputs are constructed from combinations of the three product terms.

| PT0 | $=\mathrm{A} . \mathrm{B}$ |
| ---: | :--- |
| PT1 | $=\mathrm{C} . \mathrm{D}$ |
| PT2 | $=\mathrm{E} \cdot \mathrm{F}$ |
|  |  |
| B0 (OUTPUT) | $=$ PT0 + PT1 |
| B1 (OUTPUT) | $=\mathrm{PT} 1+\mathrm{PT} 2$ |

figure 7.

Notice that PT1 is shared between B0 and B1. This is good practice for minimizing the number of PRODUCT terms used, but will not minimize the propagation delay. A better solution would be to use an extra PRODUCT term. so that each PRODUCT term only drives one output as shown in Figure 8.
PT0 $=$ A.B
PT1 $=$ C.D
PT2 $=$ C.D
PT3 $=\mathrm{E} . \mathrm{F}$
BO (OUTPUT) $=\mathrm{PTO}+\mathrm{PT} 1$

B 1 (OUTPUT) $=\mathrm{PT} 2+\mathrm{PT} 3$
FIGURE 8.

An easy way to identify shared PRODUCT terms is to examine the SUM term expressions and search for any PRODUCT terms that appear in more than one SUM term. Such shared PRODUCT terms should be replaced by duplicated PRODUCT terms as shown above. This procedure may be repeated until no shared PRODUCT terms are left, or until all spare PRODUCT terms are used up.

## RULE 4

## IF SPARE PRODUCT TERMS ARE AVAILABLE, USE THEM TO DUPLICATE FUNCTIONING PRODUCT TERMS IN CRITICAL PATHS.

Every PRODUCT term driving an output has to contend with the capacitance of the associated SUM term. If spare PRODUCT terms are available, they can be used to drive the SUM terms in parallel, effectively multiplying the available drive to the SUM terms by the number of duplicated PRODUCT terms.

$$
\begin{gathered}
\text { PTO }=\mathrm{A} . \mathrm{B} \\
\mathrm{BO}(\mathrm{OUTPUT)}=\mathrm{PTO}
\end{gathered}
$$

## FIGURE 9.

Figure 9 shows an example of an output being driven by one PRODUCT term, and Figure 10 shows the same output being driven by four PRODUCT terms. Both Figures 9 and 10 exhibit the same logical functionality, but the implementation of Figure 10 will usually have a lower propagation delay.


## FIGURE 10.

This procedure may be extended to include more PRODUCT terms, but importantly, the user should be aware that as more PRODUCT terms are duplicated, the loading imposed on the input buffers will cause delays in the AND array which will increasingly negate any speed improvement in the OR array. The extra loading on the input buffers may also be reflected in extra delays for outputs not associated with the output being optimized. For any given logical function there will be an optimum value for the number of duplicated PRODUCT terms. It is left to the user to determine empirically the optimum number of PRODUCT terms duplicated.

## CONCLUSION

As mentioned earlier, Harris Semiconductor does not guarantee that any specific speed improvement will be brought about by employing any of the techniques shown in this application paper. However, characterization data generated from best case and worse case patterned parts suggests that an improvement of several nano-seconds may be expected.

Generally, when minimizing device propagation delays, RULES 1, 2, 3, and 4 should be exercised in that order although specific user requirements may dictate otherwise.

The four rules shown in this application note are applicable to devices having two programmable arrays (AND and OR); however, RULE 4 is applicable to devices having only one programmable array (AND), such as PALR type and proprietary devices manufactured by Harris Semiconductor.

Applications assistance is available from Harris Semicon-
ductor with regard to speed optimization.
THE VOCAL TEST CIRCUITRY INCORPORATED IN THE HPL-77153 (AND ALL OTHER HPL PRODUCTS) IS USED AT THE TIME OF MANUFACTURE TO FORCE THE FPLA INTO A WORST CASE PATTERN CONFIGURATION FOR THE PURPOSE OF PERFORMING DYNAMIC (AC) TESTING. ONLY THE HARRIS FPLA IS GUARANTEED TO MEET THE DYNAMIC (AC) AND STATIC (DC) SPECIFICATIONS OVER TEMPERATURE AND WITH A WORST CASE PATTERN.

## Bipolar Application Note 201

## POWER STROBING LARGE MEMORY ARRAYS

## by D.R. Burge

## INTRODUCTION

As system designs become more complex, software flexibility often demands denser memory arrays. Consequently, memory IC vendors are designing and manufacturing denser memory chips. However, regardless of the density of the memory IC, one memory chip will seldom do the job.
In extremely memory-intensive systems, power consumption can be a critical design factor. Every accomplished designer realizes, however, that reducing power often leads to slower access times. The challenge is to reduce power without significantly affecting access time.
Bipolar PROMs are high-speed, non volatile memories whose matrix contents are not adversely affected by the proper removal of power. In certain applications where access to the memory matrix is required for only a small percentage of time, overall power consumption can be significantly reduced by power strobing.

## OPTIONS

There are, in general terms, three distinct methods of power strobing that are available to designers today. Each method is best suited for only a subset of all applications. The methods are:

1) Using ICs with the power strobe function integrated on-chip
2) External power strobing with discrete components
3) External power strobing with an IC designed specifically for that purpose
The use of Bipolar PROMs with the power strobe function integrated on-chip can be very enticing. These devices are best suited for applications in which only a few PROMs are needed, as there are few vendors supplying these parts, and they can be very expensive. In addition, use of these parts will typically permit power reduction of only approximately $65 \%$ to 75\%.
Power strobing PROMs with discrete components is another option which is best suited for small volume applications. Using this method can be very space- and time-consuming due to the number of components required. A commonly used discrete power strobing circuit consists of a high-speed, low $\mathrm{V}_{\mathrm{CE}}$ (sat), PNP transistor with the appropriate bias circuitry as shown in Figure 1. More elaborate discrete power strobing circuits have been used, often at the expense of slower turnon and turn-off times.


FIGURE 1. Discrete Power Strobe Circuit
For large memory arrays, it is often most desirable to choose an integrated circuit specifically designed to reduce overall power consumption. Harris Semiconductor manufactures a device designed to meet that need - the HD-6600 Quad Power Strobe. Each 14 -pin dual in-line package contains four identical monolithic power strobes. The circuit diagram for each strobe is shown in Figure 2.


FIGURE 2. Circuit Diagram for HD-6600 (One of Four Identical Strobes)

Typical turn-on and turn-off delay for the HD-6600 is 50 ns . Power requirements for the device are as follows:

$$
\begin{aligned}
& \text { ICC1 }=6 \mathrm{~mA} \text { Max } \\
& \text { ICC2 } \left.=70 \mathrm{~mA} \mathrm{Max} \mathrm{(all} \mathrm{strobes} \mathrm{enabled,} \mathrm{I}_{\mathrm{L}}=-150 \mathrm{~mA}\right) \\
& \left.\mathrm{I} C C 2=15 \mathrm{~mA} \text { Max (all strobes disabled, } \mathrm{I}_{\mathrm{L}}=0\right)
\end{aligned}
$$

Please consult the HD-6600 Data Sheet for more detailed specifications.

Using nominal power supplies of $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=$ +12 V , and $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$, and simplifying the power calculations by approximating that:

$$
P_{D}=V_{C C 1} I_{C C 1}+V_{C C 2} I_{C C 2}+V_{C E}(\text { sat }) I_{C C 3},
$$

then,

$$
\begin{aligned}
& \mathrm{PD}_{\mathrm{D}}=(5 \mathrm{~V})(6 \mathrm{~mA})+(12 \mathrm{~V})(15 \mathrm{~mA})=30 \mathrm{~mW}+180 \mathrm{~mW} \\
& =210 \mathrm{~mW}
\end{aligned}
$$

for an HD-6600 with no strobes enabled. In this example, in which four PROMs with power supply currents of 150 mA each are utilized, the power is reduced from 3 Watts (all four PROMs powered up) to 210 mW , a staggering $93 \%$. The absolute power reduction will be even more extreme with larger memory arrays as shown in the example below.

## APPLICATION

In this example, four HD-6600s are utilized to strobe power for a $16 \mathrm{~K} \times 16$ memory array which consists of sixteen $4 \mathrm{~K} \times 4$ PROMs (See Figure 3). This application stresses the fact that access is required to only $1 / 4$ of the array at any specific instant in time; therefore, the other $3 / 4$ of the array may be powereddown.
The 74S139 One-of-Four-Decoder is required in this application to select the portion of the array to which access is required. Adding the four HD-6600 Quad Power Strobes in this design provides for significant power reduction, as shown below.

POWER REQUIREMENTS FOR 16K $\times 16$ ARRAY WITH NO POWER STROBES

$$
\begin{aligned}
P_{D} & =(90 \mathrm{~mA})(5 \mathrm{~V})+(170 \mathrm{~mA})(5 \mathrm{~V})(16) \\
& =0.45 \mathrm{~W}+13.6 \mathrm{~W} \\
& =14.05 \mathrm{Watts}
\end{aligned}
$$

## POWER REQUIREMENTS FOR 16K x 16 ARRAY WITH POWER STROBES

1/4 of Array Enabled

$$
\begin{aligned}
\mathrm{PD}_{\mathrm{D}}= & (90 \mathrm{~mA})(5 \mathrm{~V})+(170 \mathrm{~mA})(5 \mathrm{~V})(4)+(6 \mathrm{~mA})(5 \mathrm{~V})(4) \\
& +(1 / 4)(70 \mathrm{~mA})(12 \mathrm{~V})(4)+(3 / 4)(15 \mathrm{~mA})(12 \mathrm{~V})(4) \\
= & 0.45 \mathrm{~W}+3.4 \mathrm{~W}+0.12 \mathrm{~W}+0.84 \mathrm{~W}+0.54 \mathrm{~W} \\
= & 5.35 \mathrm{Watts}
\end{aligned}
$$

All of Array Disabled (A14 High)

$$
\begin{aligned}
\mathrm{PD} & =(90 \mathrm{~mA})(5 \mathrm{~V})+(6 \mathrm{~mA})(5 \mathrm{~V})(4)+(15 \mathrm{~mA})(12 \mathrm{~V})(4) \\
& =0.45 \mathrm{~W}+0.12 \mathrm{~W}+0.72 \mathrm{~W} \\
& =1.29 \mathrm{Watts}
\end{aligned}
$$

Note that in using $\mathrm{A}_{14}$ to disable the entire array, power has been reduced to approximately $9 \%$ of what would be required if the HD-6600s had not been used in the design. Remember that it is absolutely essential to properly decouple the power supplies. Decoupling capacitors should be placed as close as possible to the power strobe.


Figure 3. Power Strobed 16K x 16 PROM Array.

## CONCLUSION

The purpose of this paper is to simply suggest possible methods for reducing the power requirements of Bipolar PROMs. The information contained herein is intended solely for general guidance. Recognizing that there is no single
optimum solution for all applications, a method has been presented utilizing the HD-6600 Quad Power Strobe manufactured by Harris Semiconductor Bipolar Digital Products Division. It is hoped that this paper will inspire creative new ideas in the design of large memory arrays.
Introduction to Hi -Rel ..... 7-3
Bipolar Military Cross-Reference ..... 7-4
JAN PROMs ..... 7-5
Bipolar Flows and Screening Procedures ..... 7-6
Military Products Packaging ..... 7-8
Mechanical Information ..... 7-9
Standard Harris Programs ..... 7-10
How to Order ..... 7-10

## Introduction

Harris Semiconductor Bipolar Products Division offers three standard levels of military device screening to coincide with the three industry levels of quality assurance for military products. This provides the most cost-effective product in relation to its overall quality and reliability.

The three standard levels of processing include: Harris Standard Class B, JM38510 Class B, and Harris Standard Class S. The Harris Standard Class B flow also includes the DESC part drawings for the 32 K and 64 K PROMs.

However, Harris Bipolar offers total flexibility in test condition/stress level selection, within the three standard processing levels. This allows Harris to meet individual screening requirements, where standard processing and standard electricals are not permissible by individual contract requirements.

The Division also offers a broad line of packaging for each device:
(a) Ceramic Dual In-line Package
(b) Bottom Braze Metal Flatpack
(c) Ceramic Flatpack
(d) Leadless Chip Carrier

With this packaging variety, Harris can supply to the full spectrum of program requirements.

Harris Bipolar Military Cross-Reference Chart


## JAN PROMs

HARRIS MIL-GRADE BIPOLAR PROMS

| SLASH <br> NUMBER | PART <br> NUMBER | NUMBER <br> OF BITS | ORGANI- <br> ZATION | DESCRIPTION | NUMBER <br> OF PINS |
| :---: | :--- | :---: | :---: | :--- | :---: |
| 20101BJB | JAN-0512 | 512 | $64 \times 8$ | Open-Collector Output | 24 |
| 20701BEB | HM-7602 | 256 | $32 \times 8$ | Open-Collector Output | 16 |
| 20702BEB | HM-7603 | 256 | $32 \times 8$ | Three-State Output | 16 |
| 20301BEB | HM-7610 | 1024 | $256 \times 4$ | Open-Collector Output | 16 |
| 20302BEB | HM-7611 | 1024 | $256 \times 4$ | Three-State Output | 16 |
| 20401BEB | HM-7620 | 2048 | $512 \times 4$ | Open-Collector Output | 16 |
| 20402BEB | HM-7621 | 2048 | $512 \times 4$ | Three-State Output | 16 |
| 20801BJB | HM-7640 | 4096 | $512 \times 8$ | Open-Collector Output | 24 |
| 20802BJB | HM-7641 | 4096 | $512 \times 8$ | Three-State Output | 24 |
| 20601BVB | HM-7642 | 4096 | $1 \mathrm{~K} \times 4$ | Open-Collector Output | 18 |
| 20602BVB | HM-7643 | 4096 | $1 \mathrm{~K} \times 4$ | Three-State Output | 18 |
| 20904BJB | HM-7681 | 8192 | $1 \mathrm{~K} \times 8$ | Three-State Output | 24 |
| 20902BVB | HM-7685 | 8192 | $2 K \times 4$ | Three-State Output | 18 |
| 21002BJB | HM-76161 | 16384 | $2 K \times 8$ | Three-State Output | 24 |
| $21102 B B B$ | HM-76321* | 32768 | $4 K \times 8$ | Three-State Output | 24 |
| $21202 B J B$ | HM-76641* | 65536 | $8 K \times 8$ | Three-State Output | 24 |

* Qualification to be scheduled upon release of finalized issue of applicable 38510 Slash Sheet.

Harris Bipolar Flows and Screening Procedures

| Screen | Commercial |  | Harris Standard Class B |  | JAN Class B |  | Harris Standard Class S |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Plastic | DIP | Method | Requirement | Method | Requirement | Method | Requirement |
| Wafer Acceptance | Harris <br> Standard | Harris Standard | Harris Standard | Harris <br> Standard | $\begin{gathered} \text { Per } \\ \text { JM } 38510 \end{gathered}$ | $\begin{gathered} \text { Per } \\ \text { JM } 38510 \end{gathered}$ | Mod. 5007. |  |
| Internal Visual (Precap) | Harris <br> Standard | Harris Standard | 2010 Cond. B | 100\% | 2010 Cond. B and 38510 | 100\% | 100824 Hrs. (min) Cond. A | 100\% |
| Stabilization Bake |  | As Required | 100824 Hrs. (min) Cond. C | 100\% | 100824 Hrs. (min) Cond. C | 100\% | 100824 Hrs. <br> (min) Cond. C | 100\% |
| Temperature Cycling |  | 1010 Cond. C 10 Cycles | 1010 Cond. C 10 Cycles | 100\% | 1010 Cond. C $(\min )$ in $\mathrm{Y}_{1}$ Plane | 100\% | 1010 Cond. C | 100\% |
| Constant Acceleration |  | 2001 Cond. E $(\min )$ in $\mathrm{Y}_{1}$ Plane | 2001 Cond. E $(\min )$ in $\mathrm{Y}_{1}$ Plane | 100\% | 2001 Cond. E $(\min )$ in $\mathrm{Y}_{1}$ Plane | 100\% | 2001 Cond. E $(\min )$ in $\mathrm{Y}_{1}$ Axis | 100\% |
| Pind Testing |  |  |  |  |  |  | 2020 | 100\% |
| Seal Fine and Gross |  | Harris Standard | 1014 | 100\% | 1014 | 100\% | 1014 | 100\% |
| Interim Electrical | Harris Standard Published Electricals | Harris Standard Published Electricals | Harris Standard Published Electricals | 100\% | JAN Slash Sheet Elec. Specifications | As Applicable | Harris <br> Standard <br> Electrical Specifications Serialization R \& R Variable Data Note 1 | 100\% |
| Burn-In Test |  | As Required | $10151250^{\circ} \mathrm{C}$ $(\min )$ PDA $=$ 5\% | 100\% | 1015 1250C <br> $(\min )$ PDA $=$ 5\% | 100\% | $\begin{gathered} 10151250^{\circ} \mathrm{C} \\ (\min 240 \mathrm{Hrs}) \\ \text { PDA }=5 \% \end{gathered}$ | 100\% |

Harris Bipolar Flows and Screening Procedures (Continued)

| Screen | Commercial |  | Harris Standard Class B |  | JAN Class B |  | Harris Standard Class S |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Plastic | DIP | Method | Requirement | Method | Requirement | Method | Requirement |
| Final Electrical Tests Static Tests <br> (1) $25^{\circ} \mathrm{C}$ (Subgroup 1, Table 1,5005) <br> (2) Max and Min Rated Operating Temperature <br> Dynamic Tests and Switching Tests $25^{\circ} \mathrm{C}$ (Subgroup 9 Table 1, 5005) | Harris Standard | Harris Standard | Harris <br> Standard <br> Published <br> Electricals | 100\% | JAN Slash <br> Sheet <br> Electrical <br> Specifications | 100\% | Harris <br> Standard <br> Electrical Specifications Read and Record 250 ${ }^{\circ}$ | 100\% |
| Functional Tests $25^{\circ} \mathrm{C}$ (Subgroup 7, Table 1, 5005) <br> Quality Conformance Inspection: Group A Static <br> (1) $25^{\circ} \mathrm{C}$ (Subgroup 1) <br> (2) Temperature (Subgroup 2 and 3) <br> Switching <br> (1) $25^{\circ} \mathrm{C}$ (Subgroup 1) <br> (2) Temperature (Subgroup 10 and 11) <br> Functional <br> (1) $25^{\circ} \mathrm{C}$ (Subgroup 7) | Harris Standard | Harris Standard | 5005 Class B | LTPD Per 5005 Class B |  | LTPD Per MIL-STD-883 | $\begin{gathered} 25^{\circ} \mathrm{C},-55^{\circ} \mathrm{C} \\ 125^{\circ} \mathrm{C} \end{gathered}$ <br> 5005 Class S | LTPD <br> 3\% <br> 5\% <br> 5\% <br> 3\% |
| Radio Graphic |  |  |  |  |  |  | 2012 | 100\% |
| Group B |  |  | 5005 Class B | 6 weeks | 5005 Class B | Inspection Lot | 5005 Class S | Inspection Lot |
| Group C |  |  | 5005 Class B | 13 Weeks | 5005 Class B | 13 Weeks Production |  |  |
| Group D |  |  | 5005 Class B | 6 Months | 5005 Class B | 6 Months Pkg. Production | 5005 Class S | Generic or Inspection Lot |
| External Visual | Harris <br> Standard | Harris Standard | 2009 | 100\% | 2009 | 100\% | 2009 | 100\% |

## Military Products Packaging

PROMS

| Part Number | PACKAGE AVAILABLE |  |  |  |  | OPL <br> Status (DIP Only) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Plastic DIP (Commercial Only) | Ceramic DIP | Flat Pack | LCC | $\underset{\text { Lime DIP }}{\text { Sim }}$ |  |
| $\begin{aligned} & \text { HM-7602 (1/4K) } \\ & \text { HM-7603 (1/4K) } \end{aligned}$ | $\bullet$ | $\bullet$ |  |  |  | $\begin{aligned} & \text { QPL1 } \\ & \text { QPL1 } \end{aligned}$ |
| $\begin{aligned} & \text { HM-7610 (1K) } \\ & \text { HM-7611 (1K) } \end{aligned}$ | $\bullet$ | $\bullet$ | $\bullet$ |  |  | $\begin{aligned} & \text { QPL1 } \\ & \text { QPL1 } \end{aligned}$ |
| $\begin{aligned} & \mathrm{HM}-7620 \text { (2K) } \\ & \mathrm{HM}-7621 \text { (2K) } \end{aligned}$ | $\bullet$ | $\bullet$ | $\bullet$ |  |  | $\begin{aligned} & \mathrm{QPL} 1 \\ & \mathrm{QPL} 1 \end{aligned}$ |
| HM-7640 (4K) <br> HM-7641 (4K) <br> HM-7642 (4K) <br> HM-7643 (4K) <br> HM-7649 (4K) | $\stackrel{-}{\bullet}$ | $\stackrel{-}{\bullet}$ |  |  | $\bullet$ | QPL1 <br> QPL1 <br> QPL1 <br> QPL1 <br> Planned |
| $\begin{aligned} & \text { HM-7681 (8K) } \\ & \text { HM-7685 (8K) } \end{aligned}$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\begin{aligned} & \text { QPL1 } \\ & \text { QPL1 } \end{aligned}$ |
| $\begin{aligned} & \text { HM-76161 (16K) } \\ & \text { HM-76165 (16K) } \end{aligned}$ | $\bullet$ | $\bullet$ | - | - | $\bullet$ | QPL1 <br> Planned |
| HM-76321 (32K) |  | - |  | $\bullet$ |  | Planned |
| HM-76641 (64K) |  | $\bullet$ |  | $\bullet$ |  | Planned |
| JAN 0512 (1/2K) |  | $\bullet$ | - |  |  | QPL1 |

## PROGRAMMABLE LOGIC

| HPL-77153 | $\bullet$ | $\bullet$ |  | $\bullet$ |  | Planned <br> HPL-77209 |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Planned |  |  |  |  |  |  |
| HPL-77215 | $\bullet$ | $\bullet$ |  | $\bullet$ |  | Planned <br> HPL-77216 |
| Planned |  |  |  |  |  |  |

DIODE MATRICES

| HM-0104 | 0 | 0 | 0 |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| HM-0168 | 0 | 0 |  |  |  |
| HM-0186 | 0 | 0 |  |  |  |
| HM-0198 | 0 | 0 |  |  |  |
| HM-0410 | 0 |  |  |  |  |

NOTE: This table is intended to provide a general guide to the packaging options available for Harris Bipolar products. Please note that other packaging options may be available. Contact your local Harris sales office regarding your requirements.

## Mechanical Information

## LEAD FINISHES

| A - Kovar or Alloy 42, |
| :---: |
| with hot solder dip |\(\left|\begin{array}{|c|}\hline B - Kovar or Alloy 42, <br>


with matte tin plate\end{array}\right|\)| C -Kovar or Alloy 42, <br> with gold plate |
| :---: |
| $X-$Any of above, for order- <br> ing purposes only |

Note: Matte tin is reflowed for JM 38510 products.

CASE OUTLINES


LCC OUTLINES

| LCC | Available | Dimensions (in.) |
| :---: | :---: | :---: |
| $\mathrm{C}-2$ | 20-Terminal | $.350 \times .350$ |
| $\mathrm{C}-4$ | 28 -Terminal | $.450 \times .450$ |
| $\mathrm{C}-5$ | $44-$ Terminal | $.650 \times .650$ |
| $\mathrm{C}-11$ | 28 -Terminal | $.350 \times .350$ |
| $\mathrm{C}-12$ | 32 -Terminal | $.450 \times .450$ |

## SLIM LINE DIP

| Available | Dimensions (in) |
| :---: | :---: |
| 24 -Lead | $1.250 \times .288$ |

NOTE: The information contained on this page has been reprinted from MIL-M-38510 and is provided for reference only. It is not intended to be a representation of the packaging capabilities of Harris Semiconductor Bipolar Digital Products Division.

## Standard Harris Programs

Harris offers four standard levels of device screening (including the Harris commercial flow) to coincide with the four industry levels of quality assurance-providing you with the most cost-effective product in relation to its overall quality and reliability.

Total flexibility in test condition/stress level selection assures you of screening tailored to your individual requirements.

Please note: specification of high screening levels may result in unnecessary costs, while limited screening could endanger product reliability requirements. Harris can help you determine the correct screening level for your particular application.

For general hi-rel applications, Class B levels should be considered.
Contact Harris for additional information for specialized requirements.

## How to Order

## MIL-M-38510 JAN-QUALIFIED PRODUCTS

| J | M38510 | /001 | 04 | B | C | B |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $T$ |  |  |  |  |  |  |
| Indicates a | Military | Detail | Device Type | Class B | Case Outline | Lead Finish |
| Qualified | Designator | Specification | Within Detail | (Refer | -M-38510 fo | lanation) |
| Device |  | Number | Specification |  |  |  |

## STANDARD PRODUCTS



[^11]
## Custom Integrated

 Circuits Division8-2Bipolar Digital Design Techniques ..... 8-3
Bipolar Digital Technologies ..... 8-5
Specialized Products ..... 8-11
Future of Bipolar Digital IC's ..... 8-13
CICD Sales Office Locations ..... 8-14

## The Custom Integrated Circuits Division

Custom Integrated Circuits Division is an independent division, fully facilitated and staffed, dedicated to the development and production of Custom/Semi-Custom and specialized integrated circuits. CICD employs high performance CMOS and Bipolar technologies to meet the needs of the marketplace.

During the 1970's, technologies and innovative processes developed in custom circuit work were transferred into diverse standard products for broad-based commercial applications. This successful technology transfer helped make Harris Semiconductor one of the nation's leading IC suppliers.

Custom and Semi-Custom circuit fabrication has continued to thrive in the independent, full-function Custom Integrated Circuits Division (CICD), one of the five major business units within the Harris Semiconductor Sector - Analog Products, Bipolar Digital Products, CMOS Digital Products, Microwave and CICD. Major markets include the military, information systems, communications, industrial and medical equipment areas.

The Custom Integrated Circuits Division has achieved greater than a 20 percent compounded growth rate and has continued strong growth projections through the 1980's.

## Organization and Resources

Compared to standard product lines marketed to multiple customers by the other divisions, CICD products are customized in Melbourne to serve unique user requirements. In addition to performing special functions in critical environments, custom chips can perform multiple functions at higher speed with lower power requirements, providing the means to reduce equipment size and cost while increasing performance. As a major supplier to such critical systems as Trident, Peacekeeper, B-1B, and Heart Pacemaker Programs, performance and reliability are of paramount concern.

Because no two customer orders are alike, CICD is oriented to engineering and manufacturing specific customer capabilities. A high level of quality assurance is imperative and technological advantages are emphasized in all customer involvements. The division is also one of the few custom product makers in the IC industry with its own dedicated manufacturing operation and engineering, product assurance, sales and marketing organizations.

The division's marketing program emphasizes the capability to meet specific customer requirements with state of the art products that compare with the best in the IC industry.

Future growth in broader commercial and industrial application areas is assured by expanding engineering and manufacturing facilities and by new capabilities in Semi-Custom Circuitry.

## Bipolar Digital Design Techniques

Harris CICD Bipolar Digital Design capabilities cover a wide range of custom/semi custom applications. Many fabrication processes are available to best fit the application. These processes can best be classified by the type of isolation process used.

Dielectric Isolation gives total device sidewall and substrate oxide isolation. This isolation process is used for strategic radiation hardened applications such as Trident and Peacekeeper. This isolation process also allows fabrication of many types of devices on one chip. High breakdown NPN and PNP devices are often combined with lower resistivity, high switching speed digital NPN devices in interface applications where linear and digital functions are to be combined on one chip.

Oxide Isolated processes utilize passive oxide sidewall isolation with junction substrate isolation. These processes are used in high performance/high packing density commercial/ industrial applications.

Junction Isolation, in which both the sidewall and substrate is junction isolated is used for medium performance, low cost applications.

In the following pages an overview of the major technologies, their electrical characteristics and design examples will be presented.

## BIPOLAR DIGITAL TECHNOLOGIES



LPSTTL = LOW POWER SCHOTTKY T²L
STL = SCHOTTKY TRANSISTOR LOGIC
${ }^{2}$ ² $\quad=$ INTEGRATED INJECTION LOGIC

LSI Custom Circuit Cost Comparison


Bipolar LSI/VLSI Design Options

| DESIGN TECHNIQUE | DESCRIPTION | ADVANTAGES/ DISADVANTAGES |
| :---: | :---: | :---: |
| FULL CUSTOM | Every device is custom designed in the layout for a specific application. | - Lowest Production Cost <br> - Smallest Chip Size <br> - High Development Cost <br> - Requires Long Design Cycle |
| GATE ARRAY | Two or three masking levels are designed to create a new custom circuit | - Fast Design Cycle <br> - Low Risk, Low Design Cost <br> - High Production Cost <br> - Not all circuits may fit on a given Array. |
| MARCO CELL DESIGN | A marco cell family is created as a full custom design. All circuits in the program are designed from this macro family. | - Good compromise between <br> - Schedule <br> - Cost <br> - Performance <br> - Risk |

## Bipolar Digital Technologies

Most RAD-Hard designs are implemented in the advanced LPSTTL technology for 5 V only operation or DI STL when 5 V and 1.8 V are available.

Most High-Speed Nonhardened designs are implemented in the Oxide-Isolated STL technology.

Harris can also process wafers using a customer's mask set and process parameters.

## DI-Low Power Schottky



LOW POWER SCHOTTKY CROSS-SECTION

## PROCESS DESCRIPTION

- DIELECTRIC ISOLATION
- NINE MASKING STEPS
- ION IMPLANTED RESISTORS
- Pt-Si SBD'S
- Ti-W PLUS ALUMINUM INTERCONNECTIONS


## COMPATIBILITY

- PACKING DENSITY $=25$ GATES $/ \mathrm{mm}^{2}$
- MAX COMPLEXITY $=400$ GATES/CHIP
- TYPICAL SPEED $=6 n \mathrm{~S} / \mathrm{GATE}$
- TYPICAL POWER $=10 \mathrm{~mW} / \mathrm{GATE}$
- POWER SUPPLY VOLTAGE $=5 \mathrm{~V}$
- OUTPUT DRIVE $=4 \mathrm{~mA}$

PRODUCT TYPES
PRESENTLY USED FOR PEACEKEEPER

- NPN BETAミ100
- $I^{2}$ RESISTOR SHEET $=1000 \Omega / \square$
- BREAKDOWN VOLTAGE $=10 \mathrm{~V}$
- HARDENED TO STRATEGIC RADIATION LEVELS
- GATES
- MSI FUNCTIONS
- MEMORIES


## DI-Advanced LPSTTL (ALPS)



## PROCESS DESCRIPTION

- DIELECTRIC ISOLATION
- ELEVEN MASKING STEPS
- POLYSILICON THIN FILM RESISTORS
- Pt-Si SBD'S
- TWO LAYERS OF INTERCONNECT


## COMPATIBILITY

- PACKING DENSITY $=50 \mathrm{GATE} / \mathrm{mm}^{2}$
- RAM CELL AREA $=10$ SQ MILS
- MAX COMPLEXITY $=1000$ GATES/CHIP
- TYPICAL SPEED $=5 \mathrm{~ns} /$ GATE
- TYPICAL POWER $=1 \mathrm{~mW} / \mathrm{GATE}$
- POWER SUPPLY VOLTAGE $=5$ VOLTS
- OUTPUT DRIVE $=8 \mathrm{~mA}$

DEVICE PARAMETERS

- NPN BETA $\cong 100$
- POLY RESISTOR SHEET $=1000 \Omega$ -
- BREAKDOWN VOLTAGE $=8 \mathrm{~V}$
- HARDENED TO STRATEGIC RADIATION LEVELS

PRODUCT TYPES—STRATEGIC HARDNESS

- 90 ns MAX $256 \times 4$ STATIC RAM
- 120 CGA WITH 14 I/O
- 312 CGA WITH 46 I/O
- 918 CGA WITH 76 I/O

NOTE: SEE RADIATION-HARDENED PRODUCTS OR THE GATE ARRAY SECTION FOR MORE INFORMATION ON THE ALPS ARRAYS

## Interface Circuit Technology - DI



DI COMPLEMENTARY TECHNOLOGY CROSS-SECTION

## PROCESS DESCRIPTION

## CAPABILITY

THIS TECHNOLOGY IS AIMED TOWARD INPUT

- DIELECTRIC ISOLATION
- TEN TO TWELVE MASKING STEPS
- COMPLEMENTARY NPN AND PNP TRANSISTORS
- DEEP COLLECTOR CONTACTS CAN BE USED TO ALLOW HIGH DRIVE CURRENTS AND OUTPUT BUFFERS AND IS CAPABLE OF:
- HIGH OUTPUT DRIVE=100mA
- POWER SUPPLY VOLTAGES $= \pm 15 \mathrm{~V} T 0 \pm 30 \mathrm{~V}$
- EMP PROTECTION


## DEVICE PARAMETERS

- NPN BETA $\cong 200$
- PNP BETA $\cong 100$
- BREAKDOWN VOLTAGES $=30 \mathrm{~V}-60 \mathrm{~V}$
- HARDENED TO MAN RATED RADIATION LEVELS.


## PRODUCT TYPES

- ARINC-429 DRIVER
- B-1 RECEIVERS/DRIVERS - 5 CIRCUITS


## Advanced Schottky Transistor Logic - ASTL



ASTL CROSS - SECTION

| PROCESS DESCRIPTION <br> - OXIDE ISOLATION <br> - THIRTEEN MASK STEPS <br> - TWO LEVELS OF INTERCONNECT <br> - THREE MICRON GROUNDRULES <br> - TiW OUTPUT SBD's <br> - PTSi CLAMP SBD's | COMPATIBILITY <br> - MAX SPEED $=0.75 \mathrm{~ns}$ <br> - POWER AT MAX SPEED $=0.26 \mathrm{~mW}$ <br> - MAX COMPLEXITY $=3000$ GATES/CHIP <br> - LOGIC POWER SUPPLY = 2.0 V <br> - $\mathrm{T}^{2} L$ BUFFER POWER SUPPLY $=5 \mathrm{~V}$ |
| :---: | :---: |
| DEVICE PARAMETERS <br> - NPN BETA $\cong 80$ <br> - $\mathrm{ft} \geqslant 3 \mathrm{GHz}$ <br> - $\mathrm{BV}_{\text {CEO }} \sim 8.0 \mathrm{~V}$ <br> - 125 AND 1000 $/ \square$ RESISTORS | PRODUCT TYPES <br> - GATE ARRAYS <br> - CUSTOM LOGIC CIRCUITS |

## Oxide Isolated Schottky Transistor Logic (STL)

STL is a low power Bipolar technology capable of high speeds and amiable to gate Array, Macro Cell and full custom designs.

- Basic gate is single input-multiple output
- Requires a 2V VBB power supply
- Designs have $T^{2} L$ compatible input and three state output buffers using a 5 V power supply
- Can operate over the full military temperature range
- Can use standard packages, DIP's, Flat Packs, LCC's
- 1500 Gate CGA now being characterized
- 2500 Gate CGA in design


## Integrated Injection Logic ( $\mathbf{I}^{\mathbf{2}} \mathbf{L}$ )

- $I^{2} \mathrm{~L}$ is a Bipolar technology which uses merged NPN and PNP transistors to form the basic gate operating from 0.7 Volt .
- Designs have $T^{2} L$ compatible input and open collector output buffers using a 5 Volts power supply.
- The primary application for this technology is in radiation-hardened military systems with low power requirements.
- Requires a separate constant current power supply.


SUBSTRATE FED $I^{2} L$ CROSS-SECTION

| PROCESS DESCRIPTION <br> - POLYPLANAR ISOLATION <br> - NINE MASKING STEPS <br> - DOUBLE EPI SUBSTRATE FED PROCESS <br> - TWO LEVELS OF INTERCONNECT <br> - ISOLATED POLYPLANAR RESISTORS. | COMPATIBILITY <br> - PACKING DENSITY $=100$ GATES $/ \mathrm{mm}^{2}$ <br> - MAX COMPLEXITY=4000 GATES/CHIP <br> - MAX SPEED $=12 \mathrm{nS} /$ GATE <br> - POWER AT MAX SPEED $=.07 \mathrm{~mW} /$ GATE <br> - $I^{2} L$ POWER SUPPLY $=0.7$ VOLTS <br> - T²L INPUT AND OUTPUT BUFFER POWER SUPPLY $=5$ VOLTS <br> - OPEN COLLECTOR OUTPUT CURRENT $=4 \mathrm{~mA}$. |
| :---: | :---: |
| device parameters <br> - NPN BETAN100 <br> - $T^{2} L$ DEVICE BV=6 VOLTS <br> - $I^{2} L$ DEVICE BV=2 VOLTS <br> - HARDENED TO STRATEGIC RADIATION LEVELS | PRODUCT TYPE <br> - GATE ARRAYS <br> 1680 CGA <br> - CUSTOM RANDOM LOGIC CIRCUITS 8 X 8 MULTIPLIER |

PACKAGES

- SUBSTRATE FED I ${ }^{2}$ L REQUIRES AN INJECTOR CONTACT THROUGH THE BOTTOM OF THE PACKAGE - GOLD DIE ATTACH REQUIRED


## Junction Isolated Bipolar



JI BIPOLAR CROSS-SECTION

| PROCESS DESCRIPTION | COMPATIBILITY |
| :---: | :---: |
| - JUNCTION ISOLATION <br> - SEVEN TO TEN MASKING STEPS <br> - PROCESS FLEXIBILITY CAN INCLUDE <br> - ALUMINUM SBD'S <br> - ION IMPLANTED RESISTORS <br> - MULTILEVEL INTERCONNECTS <br> - POLYPLANAR SIDEWALL ISOLATION | - PACKING DENSITY $=25 \mathrm{GATES} / \mathrm{mm}^{2}$ <br> - MAX COMPLEXITY $=300$ GATES/CHIP <br> - TYPICAL SPEED $=10 \mathrm{nS} / \mathrm{GATE}$ <br> - TYPICAL POWER $=15 \mathrm{~mW} / \mathrm{GATE}$ <br> - POWER SUPPLY VOLTAGE $=5$ TO 30 VOLTS <br> - OUTPUT DRIVE $=16 \mathrm{~mA}$ |
| DEVICE PARAMETERS | PRODUCT TYPES |
| - NPN BETA⑩0 <br> - PNP BETAN15 <br> - BREAKDOWN VOLTAGE $=8-30$ VOLTS <br> - NOT NORMALLY RAD-HARD | - MEMORIES <br> - SPECIAL MSI FUNCTIONS |
| PACKAGES |  |

## Advanced Low Power Schottky Gate Array <br> Radiation-Hardened for Strategic Systems <br> Array Features

## Arrays Available Now

- 120 gate GCA with 14 I/O pins for MSI 14-16 pin applications
- 312 gate GCA with 46 I/O for multiple MSI replacement
- 918 gate CGA with 76 I/O for LSI application

Strategically Hardened Against

- Total gamma dose
- Logic upset due to total dose rate
- Prompt dose rate latchup/burnout
- Neutron radiation fluence
- 5 Volts $\pm 10 \%$ only supply requirement
- -550 to 1250 C operation
- No input buffers required, all array gates T2 L compatible
- Output buffer typically $10 \mathrm{~ns} / 15 \mathrm{~mW}$ with 8 mA lol
- Internal gate typically $5 \mathrm{~ns} / 0.8 \mathrm{~mW}$
- Three custom layers; both metal levels and interlevel Via's
- Unused gates and buffers not powered


## Specialized Products

## HS-3182 ARINC Driver Circuit Feature

- Bipolar differential line driver
- Inputs $T^{2} L$ and CMOS compatible
- Adjustable rise and fall times controlled by 2 external capacitors
- Differential output voltage range programmed via the voltage reference input (VREF)
- Outputs are short circuit proof and over voltage protected
- Operates up to a 100 K BPS data rate
- Full military temperature range


## HS-3182 ARINC Driver Circuit Block Diagram



## B-1B Circuits Part Description

| PART NUMBER | PART NAME | CHANNELS PER PACKAGE | POWER SUPPLY VOLTAGES | PACKAGE TYPE | PART NUMBER |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HS-3194 | NIOB <br> Non-Isolated Output Buffer | 4 | $\begin{aligned} & +12.6 \mathrm{~V} \\ & +5.25 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & \text { Lead } \\ & \text { DIP } \end{aligned}$ | The NIOB converts a fast rise/fall input signal to a slow rise/fall output signal. $10 \mathrm{~L}=10 \mathrm{~mA}$. inputs are TTL. |
| HS-3195 | SCIB <br> Switch <br> Closure Input Buffer | 4 | $\begin{gathered} \pm 30 \mathrm{~V} \\ +5.25 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 18 \\ & \text { Lead } \\ & \text { DIP } \end{aligned}$ | The SCIB provides a differential constant current at the input to detect an open or closed switch. Outputs are TTL. |
| HS-3196 | DIB Discrete Input Buffer | 4 | $\begin{gathered} \pm 30 \mathrm{~V} \\ +5.25 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 18 \\ \text { Lead } \\ \text { DIP } \end{gathered}$ | The DIB accepts differential input voltages with $\Delta \mathrm{Vin}<2 \mathrm{~V} \Rightarrow " 0$ " at output and $\Delta \mathrm{Vin}>2.5 \mathrm{~V} \Rightarrow " 1$ " at output. Outputs are TTL. |
| HS-3197 | SDOB <br> Serial Digital Output Buffer | 2 | $\pm 15.6 \mathrm{~V}$ | $\begin{gathered} 14 \\ \text { Lead } \\ \text { DIP } \end{gathered}$ | The SDOB accepts an Open Collector TTL input and produces a differential $\pm 5 \mathrm{~V}$ output centered around ground. The output provides 5 V across $35 \Omega$. |
| HS-3198 | SDIB <br> Serial Digital Input Buffer | 2 | $\begin{gathered} \pm 20 \mathrm{~V} \\ +5.25 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 16 \\ & \text { Lead } \\ & \text { DIP } \end{aligned}$ | The SDIB produces differential logic " 1 " and " 0 " outputs from a differential input. Input voltages must be $>2.25 \mathrm{~V}$ apart or both outputs are " 0 ". |

NOTE: The outputs of all Output Buffers and inputs to all Input Buffers are protected against EMP.

# Peacekeeper Digital Integrated Circuits (All IC's use DI, I ${ }^{2}$ Resistors, Pt-SI <br> <br> SBD's, and TI -W-Aı Interconnect) 

 <br> <br> SBD's, and TI -W-Aı Interconnect)}

All Parts are Presently in Production

| PART <br> DESCRIPTION | PEACEKEEPER <br> NUMBER 477- | NEAREST <br> COMMERCIAL <br> EQUIVALENT | HARRIS <br> PART <br> NUMBER |
| :--- | :---: | :---: | :---: |
| Quad 2 NAND | 1269 | SN54LS00 | 3114 |
| Dual 4 NAND | 1270 | SN54LS20 | 3112 |
| Dual JK Flip-Flop | 1271 | SN54LS112 | 3113 |
| Dual 4-1 MUX | 1272 | SN54LS253 | 3115 |
| Dual 2-4 DEMUX | 1273 | SN54LS155 | 3116 |
| ALU | 1274 | SN54LS181 | 3118 |
| 4-Bit Counter | 1276 | SN54LS193 | 3120 |
| 4-Bit Shift Register | 1277 | SN54LS194 | 3121 |
| 4 4 Register File | 1284 | SN54LS670 | 3117 |
| High Drive MUX | 1789 | NONE | 3128 |
| 256 x 4 PROM | 1786 | HM-7611 | 3148 |

## Future of Bipolar Digital IC's

- Advanced low power Schottky II Process development under way for Radiation-Hardened 4K RAM and 2000 Gate Array (5V only) applications.
- The first of a family of Dielectrically Isolated Rad-Hard STL Gate Arrays has completed development and prototype parts are being characterized. Requests for proposals on both a 936 gate CGA and 1950 gate CGA are now being accepted. By March 1984 an autoroute 1856 CGA will be developed which will allow up to 1000 gate personalizations.
- ASTL devices being characterized for full custom design applications.


# Custom Integrated Circuits Division SALES OFFICE LOCATIONS 

| Northeast Region | 2600 Virginia Avenue <br> Suite 800 <br> Washington, DC 20037 <br> 202-342-3900 <br> Telecopier: 202-338-3612 <br> 5 Old Concord Road <br> Burlington, MA 01803 <br> 617-273-1020 <br> TWX: 710-332-1074 <br> Quip: 617-272-7956 <br> 106 Seventh Street <br> Garden City, NY 11530 <br> 516-747-6776 <br> TWX: 510-220-1527 |  |
| :---: | :---: | :---: |
| Southeast Region | Suite 113 <br> 7040 Lake Ellenor Drive <br> Orlando, FL 32809 <br> 305-851-9450 <br> Telex: 808819 <br> Telecopier: 305-851-9450 |  |
| Central Region | Suite 704 <br> 2850 Metro Drive <br> Minneapolis, MN 55420 <br> 612-854-3224 <br> TWX: 920-576-3418 <br> Telecopier: 612-854-7359 <br> Suite 110 <br> 17120 Dallas Parkway <br> Dallas, TX 75248 <br> 214-248-3239 <br> TWX: 910-860-5446 |  |
| Western Region | Suite 320 <br> 1503 South Coast Drive Costa Mesa, CA 92626 714-957-6557 <br> TWX: 910-595-1533 <br> Telecopier: 714-957-6557 | Suite C-100 <br> 883 Stierlin Road <br> Mountain View, CA 94043 <br> 415-964-6443 <br> TWX: 910-379-6431 |
| European Sales Office | Harris Semiconductor P. O. Box 27 <br> 145 Farnham Road Slough SL1 4XD, England 011-447-5334666 <br> Telex: 848174 Harris G |  |

Note: Custom Integrated Circuits Division maintains its own sales force.
Thermal Resistance Measurements ..... 9-8
Bipolar Memory Products General ..... 9-10 Chip Information

Package Availability

| PART NUMBER |  | 1* | 3* | 4* | 9* |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CERDIP | $\begin{gathered} \text { PLASTIC } \\ \text { DIP } \end{gathered}$ | LEADLESS CARRIER | FLATPACK** |
| BIPOLAR MEMORY |  |  |  |  |  |
| ORGANIZATION | MARKETING PART \# |  |  |  |  |
| Quad Power Strobe | HD-6600 | 4D | - | - | - |
| $32 \times 8$ OC PROM | HM-7602 | 4Z | 7H | - | - |
| $32 \times 8$ TS PROM | HM-7603 | 4 Z | 7H | - | - |
| $64 \times 8$ OC PROM | JAN-0512 | 4K | - | - | 8 F |
| $256 \times 4$ OC PROM | HM-7610 | 42 | 7H | - | 8B |
| $256 \times 4$ TS PROM | HM-7611 | 42 | 7H | - | 8B |
| $256 \times 4$ OC PROM | HM-7610A | 42 | 7H | - | 8B |
| $256 \times 4$ TS PROM | HM-7611A | 42 | 7H | - | 8B |
| $256 \times 4$ OC PROM | HM-7610B | 42 | 7H | - | 8B |
| $256 \times 4$ TS PROM | HM-7611B | 42 | 7H | - | 8 B |
| $512 \times 4$ OC PROM | HM-7620 | 42 | 7H | - | 8B |
| $512 \times 4$ TS PROM | HM-7621 | 42 | 7H | - | 8B |
| $512 \times 4$ OC PROM | HM-7620A | 42 | 7H | - | 8B |
| $512 \times 4$ TS PROM | HM-7621A | 42 | 7 H | - | 8B |
| $512 \times 4$ OC PROM | HM-7620B | 42 | 7H | - | 8B |
| $512 \times 4$ TS PROM | HM-7621B | 42 | 7H | - | 8B |
| $512 \times 8$ OC PROM | HM-7640 | 4K, DC [1] | 7 C | - | 8F |
| $512 \times 8$ TS PROM | HM-7641 | 4K, DC [1] | 7 C | - | 8F |
| $512 \times 8$ OC PROM | HM-7640A | 4K, DC [1] | 7 C | - | 8 F |
| $512 \times 8$ TS PROM | HM-7641A | 4K, DC [1] | 7 C | - | 8F |
| $512 \times 8$ TS PROM | HM-7649 | 52 | 7 M | - | 8D |
| $512 \times 8$ TS PROM | HM-7649A | 52 | 7M | - | 8D |
| $1024 \times 4$ OC PROM | HM-7642 | 4 N | 7 V | - | 8C |
| $1024 \times 4$ TS PROM | HM-7643 | 4 N | 7 V | - | 8 C |
| $1024 \times 4$ OC PROM | HM-7642A | 4 N | 7 V | - | 8C |
| $1024 \times 4$ TS PROM | HM-7643A | 4 N | 7 V | - | 8C |
| $1024 \times 4$ OC PROM | HM-7642B | 4 N | 7 V | - | 8 C |
| $1024 \times 4$ TS PROM | HM-7643B | 4N | 7 V | - | 8 C |
| $1024 \times 8$ TS PROM | HM-7681 | 4K, DC [1] | GA | LR | 8 F |
| $1024 \times 8$ TS PROM | HM-7681A | 4K, DC [1] | GA | LR | 8F |
| $2048 \times 4$ TS PROM | HM-7685 | 5 E | 7 V | - | - |
| $2048 \times 4$ TS PROM | HM-7685A | 5 E | 7 V | - | - |
| $2048 \times 8$ TS PROM | HM-76161 | 5J, DC [1] | GA | LZ | 8L |
| $2048 \times 8$ TS PROM | HM-76161A | 5J, DC [1] | GA | LZ | 8L |
| $4096 \times 4$ TS PROM | HM-76165 | 5M | - | - | - |
| $4096 \times 8$ TS PROM | HM-76321 | DA [2] | - | LV | - |
| $8192 \times 8$ TS PROM | HM-76641 | DA [2] | - | LV | - |
| DIODE MATRICES |  |  |  |  |  |
| ORGANIZATION | MARKETING PART \# |  |  |  |  |
| $6 \times 8$ | HM-0168 | 4 U | GC | - | 9 H |
| $8 \times 6$ | HM-0186 | 4 U | GC | - | 9 H |
| $4 \times 10$ | HM-0410 | 4 U | GC | - | 9 H |
| $10 \times 4$ | HM-0104 | 4 U | GC | - | 9 H |
| $9 \times 8$ | HM-0198 | 4 N | 7W | - | - |
| PROGRAMMABLE LOGIC |  |  |  |  |  |
| ARCHITECTURE | MARKETING PART \# |  |  |  |  |
| 20-Pin IFL | HPL-77153/82S153 | 52 | 7 J | - | - |
| 20-Pin PAL | HPL-77216/16P8 | 52 | 7J | - | - |
| 20-Pin PAL | HPL-77209/16L8 | 52 | 7 J | - | - |
| 20-Pin PAL | HPL-77215/16H8 | 52 | 7 J | - | - |
| 24-Pin FPAD | HPL-77061 | 52 | 7 J | - | - |

* These package numbers should be used in the product code when ordering. Other numbers shown in this table and in the Package Dimensions portion of this section are internal numbers to be used only to match the package code of a specific product with the package outline. Please note that other packaging options may be available. Contact your local Harris sales office regarding your requirements.
**Not Recommended For New Designs. Consult Factory.
NOTES: [1] Slimline CERDIP.
[2] Side-Brazed CERDIP.

This table is provided as a quick reference for the approximate dimensions of all flatpacks available from Harris Semiconductor's Bipolar Digital Products Division. For more detailed information, see the package dimension diagrams, pages 9-5 through 9-7.

| PACKAGE | LEAD COUNT | DEVICE | APPROXIMATE PACKAGE DIMENSIONS (INCHES) |
| :---: | :---: | :---: | :---: |
| CERPACKS |  |  |  |
| 9 H | 14 | Diode Matrices (HM-0XXX) | . $250 \times .250$ |
| 8F | 24 | 1/2K (JAN-0512) | . $375 \times .375$ |
| 8B | 16 | 1K (HM-7611) | . $375 \times .375$ |
| 8B | 16 | 2K (HM-7621) | . $375 \times .375$ |
| 8 C | 18 | 4K (HM-7643) | . $375 \times .375$ |
| 8F | 24 | 4K (HM-7641) | . $375 \times .375$ |
| 8D | 20 | 4K (HM-7649) | . $375 \times .375$ |
| 8 F | 24 | 8K (HM-7681) | $.375 \times .375$ |
| 8L | 24 | 16K (HM-76161) | $.500 \times .375$ |
| LEADLESS CHIP CARRIERS |  |  |  |
| LR | 28 | 8K (HM-7681) | . $450 \times .450$ |
| LZ | 28 | 16K (HM-76161) | . $450 \times .450$ |
| LV | 28 | 32K (HM-76321) | . $450 \times .450$ |
| LV | 28 | 64K (HM-76641) | $.450 \times .450$ |

## Package Dimensions

## 4D, 4U, 4Z, 4N, 5E, 5Z, 5M, DC

## CERDIP 300



| $\begin{aligned} & \text { PK } \\ & \text { TY } \end{aligned}$ | $\begin{aligned} & \text { LEAD } \\ & \text { coun } \end{aligned}$ | DIM. | ${ }_{\text {dim. }}^{\text {B }}$ | ${ }_{\text {dim. }}^{\text {c }}$ | DIM. | $\underset{\text { dim. }}{\text { E }}$ | dim. | G | $\underset{\sim}{\text { dim. }}$ | ${ }_{\text {dim. }}$ | DIM. | dim. | ${ }_{\sim}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 D | $\stackrel{14}{14}$ | $\frac{140}{170}$ | $\frac{.016}{.018}$ | . 0008 | $\frac{.760}{.785}$ | $\frac{.265}{285}$ | $\frac{.290}{310}$ | $\frac{.050}{.070}$ | $\frac{.090}{110}$ | $\frac{.125}{180}$ | $\frac{.020}{.040}$ | $\frac{.070}{100}$ | $\frac{0}{150}$ |
| 40 | 14 SSI | $\frac{.140}{170}$ | . 016 | $\stackrel{.008}{.012}$ | . 780 | $\stackrel{.245}{265}$ | $\frac{.290}{310}$ | . 0.050 | $\frac{.090}{110}$ | . 1.25 | . 0.020 | . 0700 | $\frac{00}{150}$ |
| 42 | ${ }_{\text {MSI }}^{16}$ | $\frac{.140}{170}$ | . 016 | . 0088 | $\frac{.760}{790}$ | $\stackrel{.265}{285}$ | $\frac{.290}{310}$ | $\stackrel{.050}{.070}$ | . 11.90 | $\frac{.125}{150}$ | . 0200 | . 0.045 | $\frac{00}{150}$ |
| ${ }_{5}^{4 N}$ | ${ }_{1}^{18}$ | $\frac{.140}{170}$ | . 016 | . 00812 | .885 | . 2855 | $\frac{.300}{320}$ | $\stackrel{.050}{.070}$ | $\frac{.090}{110}$ | . 118 | . 0200 | .040 | $\frac{00}{150}$ |
| ${ }_{5}^{52}$ | ${ }_{20}^{20}$ | $\frac{.140}{.170}$ | $\frac{.016}{.018}$ | . 0008 | $\frac{.940}{970}$ | $\stackrel{.285}{.305}$ | $\frac{300}{320}$ | $\stackrel{.050}{.070}$ | $\frac{.090}{110}$ | $\frac{.125}{180}$ | $\frac{.020}{.040}$ | . 0.020 | $\frac{00}{150}$ |
| DC | ${ }_{\text {SLLM }}^{24}$ | $\stackrel{.150}{180}$ | . 016 | . 00812 | $\frac{1.240}{1.270}$ | $\stackrel{.285}{305}$ | $\frac{.300}{320}$ | . 050 | $\frac{.090}{110}$ | $\frac{.125}{180}$ | . 0200 | . 0.060 | $\frac{00}{150}$ |

NOTE: 1) Dimensions are: $\frac{\text { MIN. }}{\text { MAX. }}$
2) All Dimensions in inches

## 5J, 4K

## CERDIP . 600



## DA

## SIDE BRAZED

$\begin{aligned} & \text { NOTE: } \text { 1) Dimensions are: } \frac{\text { MIN. }}{\text { MAX }} \\ & \text { 2) All Dimensions in inches }\end{aligned}$

2) All Dimensions in inches


## Package Dimensions

## GC, 7H, 7W, 7V, 7M, 7J

PLASTIC . 300


| $\begin{array}{\|l\|l\|} \hline \text { TKG. } \\ \text { TYPE } \end{array}$ | $\begin{aligned} & \text { LEAD } \\ & \text { COUNT } \end{aligned}$ | ${ }_{\text {din }}$ A | ${ }_{\text {dim. }}$ | ${ }_{\text {dim. }}^{\text {c }}$ | Dim. | ¢ ${ }_{\text {IM }}$. | dim. | $\underset{6}{\text { dim, }}$ | $\underset{\mathrm{H}}{\mathrm{D}}$. | ${ }_{\text {dim. }}$ | ग1M. | ${ }_{\text {dim. }}$ | $\underset{\sim}{\text { DIM. }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {oc }}$ | 14 | $\frac{.125}{.140}$ | $\stackrel{.016}{.020}$ | $\stackrel{.008}{.012}$ | . 7700 | . 2.245 | $\frac{290}{310}$ | :050 | $\frac{.090}{.110}$ | $\frac{.150}{170}$ | $\stackrel{.020}{.040}$ | $\stackrel{.030}{.050}$ | $\frac{00}{150}$ |
| 7H | 16 | $\frac{.125}{140}$ | $\stackrel{.016}{.020}$ | . 00812 | . 7700 | ${ }^{2} 2.245$ | $\frac{.290}{310}$ | . 0.050 | . 8.90 | . 1750 | . 0200 | . 0.035 | $\frac{00}{150}$ |
| 7w | 18 | $\frac{.125}{140}$ | $\stackrel{.016}{.020}$ | . 00812 | $\frac{900}{920}$ | $\stackrel{.245}{.265}$ | $\frac{.290}{310}$ | $\stackrel{.050}{.070}$ | $\stackrel{.090}{110}$ | . 1.150 | . 0200 | .040 | $\frac{00}{150}$ |
| $7 \mathrm{7m}$ | 20 | $\frac{.130}{145}$ | . 016 | . 0008 | $\frac{1.030}{1.050}$ | . 2.250 | $\frac{290}{310}$ | :050 | . 0.90 | . 1750 | . 0200 | . 0800 | $\frac{00}{150}$ |



## 7C, GA

PLASTIC. 600


| PKG, <br> TYPE | LEAD <br> COUNT | DIM. <br> $\mathbf{A}$ | DIM. <br> $\mathbf{B}$ | DIM. <br> $\mathbf{C}$ | DIM. <br> $\mathbf{D}$ | DIM. <br> $\mathbf{E}$ | DIM. <br> $\mathbf{F}$ | DIM. <br> $\mathbf{G}$ | DIM. <br> $\mathbf{H}$ | DIM. <br> $\mathbf{L}$ | DIM. <br> $\mathbf{a}$ | DIM. <br> $\mathbf{S}$ | DIM. <br> $\boldsymbol{\alpha}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $7 C$ <br> GA | 24 | $\frac{.145}{.155}$ | $\frac{.016}{.020}$ | $\frac{.008}{.012}$ | $\frac{1.24}{1.26}$ | $\frac{.540}{.560}$ | $\frac{.590}{.610}$ | $\frac{.050}{.070}$ | $\frac{.090}{.110}$ | $\frac{.150}{.170}$ | $\frac{.020}{.040}$ | $\frac{.065}{.085}$ | $\frac{0^{0}}{150}$ |

NOTE: 1) Dimensions are: $\frac{\text { MIN. }}{\text { MAX. }}$


## LZ, LR, LV

## LEADLESS CHIP CARRIER



| PKG. <br> TYPE | LEAD <br> COUNT | DIM. <br> $\mathbf{A}$ | DIM. <br> $\mathbf{B}$ | DIM. <br> $\mathbf{C}$ | DIM. <br> $\mathbf{D}$ | DIM. <br> $\mathbf{E}$ | DIM. <br> $\mathbf{F}$ | DIM. <br> $\mathbf{G}$ | DIM. <br> $\mathbf{H}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LZ, LR, <br> LV | 28 <br> .450 sq. | $\frac{.050}{.078}$ | $\frac{.020}{.030}$ | $\frac{.060}{.090}$ | $\frac{.442}{.458}$ | .442 | .060 | .050 | .040 |

NOTE: 1) Dimensions are: $\frac{\text { MIN. }}{\text { MAX } .}$
2) All Dimensions in inches


Package Dimensions


## Thermal Resistance Measurements

The thermal resistance of a device/package system is defined as:

$$
\theta_{\mathrm{JA}}=\frac{T_{J}-T_{A}}{P} \text { or } \theta_{\mathrm{JC}}=\frac{T J-T C}{P}
$$

where $T J$ is the junction temperature when operated at power $P$. TA is the temperature of the surrounding ambient, and TC is the case temperature. $\theta \mathrm{JA}$ is dependent on the device fixturing and is generally measured with the device in a socket, in still air. $\theta \mathrm{JC}$ is measured with the case temperature controlled by immersion in a temperature controlled liquid or through other heat sinking.

The junction temperature is measured by calibrating the forward bias voltage of a junction on the device being tested. Generally, a junction of an output transistor is used. The junction is calibrated by immersion in liquid baths of known temperatures. The voltage generated by a $100 \mu \mathrm{~A}$ current is measured, and a straight line fitted to the voltage/temperature values.

The thermal resistance is measured using the basic system shown in Figure 1. The VCC of the device under test (DUT) is switched off when the junction temperature is being measured. The switching circuitry is designed to pull VCC to zero volts within three $\mu$ secs. VCC is kept off for a period of $50 \mu$ secs. The signal to the sample and hold triggers a sample period of $14 \mu$ secs starting when VCC is switched off. This cycle is repeated every 20 msecs giving a power on duty cycle of greater than $99 \%$. The overall period, VCC off time and sample time, are adjustable.


Figure 1.
The case temperature is measured by a thermocouple centered under the die and between the case and socket. This configuration allows for the determination of the true case temperature of the device/package under test. The temperature measured by this thermocouple is used to determine the case temperature used to calculate $\theta \mathrm{JC}$.

Measurements are done using a computer controlled system to record the data, calculate the temperature calibration, the thermal resistance, and to switch the VCC, $100 \mu \mathrm{~A}$ current and measuring system to one of a series of devices being measured. Presently, capacity is limited to 10 devices at a time. The capability to obtain measurements as a function of air velocity will be available in the near future.

The table below summarizes the results of measurements made on the most popular bipolar devices using this automated thermal resistance test system. Please note that the values quoted are typical values and, as such, are provided for general guidance only.

For further information on thermal resistance, contact the factory.

|  |  | CERAMIC |  | PLASTIC |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\theta_{\text {JA }}$ | $\theta \mathrm{Jc}$ | $\theta_{\text {JA }}$ | $\theta \mathrm{Jc}$ |
| PRODUCT | PACKAGE | OC/WATT | OC/WATT | OC/WATT | \% ${ }^{\circ}$ /WATT |
| HM-7602/03 | 16 PIN DIP | 75.7 | 16.7 | 87.5 | 28.2 |
| JAN-0512 | 24 PIN DIP | 51.0 | 15.0 | NA | NA |
| HM-7610/11 (A,B) | 16 PIN DIP | 74.2 | 14.5 | 85.0 | 25.0 |
| HM-7620/21 (A,B) | 16 PIN DIP | 70.0 | 13.0 | 81.7 | 22.4 |
| HM-7649 (A) | 20 PIN DIP | 66.4 | 13.5 | 68.0 | 20.0 |
| HM-7640/41 (A) | 24 PIN DIP | 48.1 | 13.9 | 46.5 | 25.6 |
| HM-7642/43 (A,B) | 18 PIN DIP | 69.8 | 17.8 | 76.1 | 28.9 |
| HM-7681 (A) | 24 PIN DIP | 51.8 | 13.9 | 55.7 | 23.1 |
| HM-7685 (A) | 18 PIN DIP | 65.1 | 12.9 | 78.3 | 21.7 |
| HM-76161 (A) | 24 PIN DIP | 45.5 | 13.0 | 48.9 | 17.8 |
| HM-76165 | 20 PIN DIP | 59.1 | 8.9 | NA | NA |
| HM-76321 | 24 PIN DIP | 49.2* | 12.2* | NA | NA |
| HM-76641 | 24 PIN DIP | 49.4* | 13.4* | NA | NA |
| HPL-77153 | 20 PIN DIP | 54.8 | 7.8 | 60.9 | 20.3 |
| HPL-77209/215/216 | 20 PIN DIP | 60.9 | 8.4 | 58.9 | 20.6 |
| HM-7681 (A) | 28 PAD LCC | 67.6 | 18.8 | NA | NA |
| HM-76161 (A) | 28 PAD LCC | 64.1 | 17.9 | NA | NA |
| HM-76321 | 28 PAD LCC | 65.2 | 17.0 | NA | NA |
| HM-76641 | 28 PAD LCC | 61.0 | 15.8 | NA | NA |

*Side-Brazed DIP
NOTE: For more details on package configurations, see pages 9-5 through 9-7.

## Bipolar Memory Products General Chip Information

Bipolar memory chips offer reliability and performance comparable to that of the Harris established high standards for packaged parts.

This information describes the following items:

- Product Assurance at Harris
- Standard Chip Processing
- Product Testing
- Mechanical Information
- Passivation
- Storage
- Shipping
- Recommended Handling and Die Attachment
- Recommended Bonding Procedures
- Ordering Information
- Options Available/Special Orders
- Return Policy
- Dice Layout \& Geometric Information


## Product Assurance at Harris

Our Product Assurance Department strives to insure that the dice shipped to our customers are reliable, of a high quality level, and consistent with customer requirements. During product processing, there are several independent visual and electrical checks performed by Quality Assurance personnel based on various process and control documents. This insures that the dice meet the specifications controlling fabrication and workmanship, thus enhancing the quality and reliability of the product.

A final inspection prior to shipment is performed at Quality Assurance Plant Clearance to insure that all requirements of the purchase order and customer specifications are met. The systems procedures implemented are based on Military Standards.

## Standard Chip Processing

Harris maintains the same processing and control requirements for chips destined for dice sales as for those assembled in packages. This insures the continued reliability and high performance of Harris chips. The following diagram shows the processing steps for chips once the wafer has been processed.


Wafer Processing
100\% Wafer Probe for DC/AC characteristics

In-Process Sample Inspection
Scribe and Break
Die Sort
Die Clean

100\% Visual
Dice to Q.A. for acceptance
Q.A. Sample Inspection

Acceptance Visual Test to LTPD of 5\%
Physical Quantity
Confirmation of Product
Documentation
Q.A. Plant Clearance - Final inspection of packaging, quantity, marking per customer requirements

Shipping

## Product Testing

All chips offered in the data book are $100 \%$ visual screened to meet the criteria of Method 2010, Test Condition B. This is the standard visual test for all chips available from the data book.

Most of the chips provided by Harris are available in both commercial ( -6 ) and military ( -2 ) grade. Consult the specific data sheet to determine which grades are available for a particular chip. Bipolar programmable memory devices are supplied unpatterned. If patterned devices are required, consult the factory for special options. The following electrical tests are applicable:

1. Chips are $100 \%$ probe tested at 250 C for commercial product ( -6 ) and military grade ( -2 ).
2. The DC and AC data sheet characteristics will be guaranteed or $100 \%$ tested as follows:
a. Guaranteed not tested: VIH/VIL

Input/Output Capacitance
b. Tested; IIH, VCL, IIL, IOS, VOH, ICC, VOL, TAA, IOHE, TEA, IOLE
3. Commercial product ( -6 ) chips are $100 \%$ probe tested to guarantee the max/min characteristics listed in the data sheets over the temperature range from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.

These DC and AC characteristics are guaranteed to the following LTPDs at 250 C .
a. LTPD of $10 / 1$ for DC characteristics
b. LTPD of $10 / 1$ for $A C$ characteristics
4. Military grade ( -2 ) chips are $100 \%$ probe tested at $+25^{\circ} \mathrm{C}$ to guarantee the $\mathrm{max} / \mathrm{min}$ characteristics listed in the data sheets over the temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. These DC and AC characteristics are guaranteed to the following LTPDs:
a. LTPD of $10 / 1$ for $D C$ characteristics at +250 C .
b. LTPD of $15 / 2$ for $D C$ characteristics at $+125^{\circ} \mathrm{C}$.
c. LTPD of $15 / 2$ for $D C$ characteristics at $-55^{\circ} \mathrm{C}$.
d. LTPD of $10 / 1$ for $A C$ characteristics at $+25^{\circ} \mathrm{C}$.

To assure that the DC and AC characteristics are being consistently met, the chips are sampled systematically by Quality Assurance. The dice are assembled in standard packages and tested at the appropriate temperatures to the LTPDs stated above.

Lot acceptance send ahead testing for DC and AC specifications is available as an option at an additional charge when ordering chips. Sample dice are assembled in a standard package and tested to the indicated LTPDs. Consult the factory when placing an order requiring lot acceptance send ahead test data.

Quality Assurance also systematically samples wafer lots using a Scanning Electron Microscope (SEM) for inspection of the metallization. This test is available as an option at an additional charge for most orders. Please consult the factory for additional information.

## Mechanical Information

Dimensions: All chips dimensions given in the layouts in the data sheet section are nominal with a tolerance of $\pm .003$ inches ( $\pm .08 \mathrm{~mm}$ ). Die thickness is nominally .020 inches $\pm .002$ inches.

Bonding Pads: Minimum bonding pad size is $.004 \times .004$ inches $(.10 \mathrm{~mm} \times .10 \mathrm{~mm})$.

## Passivation

All Harris dice are passivated with a layer of protective material to guard against deterioration of the dice. Passivation is applied to all areas of the die except the bonding pads and scribe lines.

## Storage

Harris stores its dice in a dry nitrogen atmosphere and recommends that the customer do the same. If dice are exposed to air, the aluminum metallization will slowly oxidize at the bonding pads. The aluminum oxide will make bonding more difficult, especially if thermal compression gold ball bonding is used.

The humidity should be kept as low as possible with a relative humidity of no more than $50 \%$.

## Shipping

Dice are placed in conductive waffle carriers and covered with layer of bibilious paper and with a layer of mylar. The waffle pack is then sealed and labeled. The label contains the
part number of the chips, the quantity, and the lot number. The waffle pack is placed in a polyethylene bag along with a humidity indicating desiccant. The bag is then heat sealed and packaged in a suitable shipping container.

## Recommended Handling

It is suggested that all dice be handled, tested, and installed using standard MOS handling techniques. This includes the use of conductive carriers and grounding of equipment and personnel. It has been found that handling equipment and personnel can generate static potentials in excess of 10 kV in a low humidity environment. Therefore, proper handling procedures must be adopted to reduce static charge. Harris recommends using the following procedures when handling dice:

1. Use conductive work stations. Metallic or conductive plastic* tops on work benches connected to ground help eliminate static build-up.
2. Ground all handling equipment. To prevent scratches, it is recommended that a vacuum pick-up with protected tip be used for handling the dice. If tweezers are used, the dice should be gripped only on its sides.
3. Ground all handling personnel with a conductive bracelet through a 1 M ohm resistor to ground. The resistor will prevent electroshock to personnel.
4. Smocks, clothing, and especially shoes of certain insulating materials (notably nylon) should not be worn in areas when devices are handled. These materials, highly dielectric in nature, will hold or aid in the generation of a static charge. Instead, natural materials such as cotton should be used to minimize charge generation.
5. Ionized air blowers reduce charge build-up in areas where grounding is not possible or desirable.
6. Devices should be in conductive carriers during all phases of transport.
*Supplier 3M Company "Velostat"

## Recommended Die Attachment

Harris uses gold eutectic die-attach for its packaged circuits and recommends this procedure for use with its chips. The die-attach area of the package should be gold plated. Gold preforms are usually not required. The recommended temperature for die-attachment is $420^{\circ} \mathrm{C} \pm 10^{\circ} \mathrm{C}$, and should remain constant throughout the procedure. To prevent oxidation, a laminar flow of approximately 30 liters/hour of nitrogen should be provided over the chip surface.

The package should be placed on the heater block and allowed to arrive at a uniform temperature. With tweezers, the die should be picked up and placed on the package. Using an orbital motion, the die should be rubbed on the package until eutectic melt is visible along the entire periphery of the die. There should be no evidence of balling or flaking of dieattach material. The die should be level with respect to the package and the die-attach material should be no higher than the top edges of the die.

Although Harris recommends using gold eutectic die-attach, conductive epoxy die-attach may also be used. Specific directions depend upon the epoxy used.

## Recommended Bonding Procedures

Harris uses ultrasonic aluminum wire bonding and recommends this procedure be used by
our customers for best results. Harris uses an aluminum-silicon alloy wire, $99 \%$ aluminum and $1 \%$ silicon. The diameter is 0.00125 inches, tensile strength is $22 \pm 2 \mathrm{~g}$, and elongation is 1.0 to $4.5 \%$. Harris recommends similar wire be used by the customer. Actual bonding procedure will be governed by the manufacturers' instructions for the particular bonding equipment being used. A minimum bond pull strength of $3 g$ is recommended to assure mechanical bond quality.

## Ordering Information

Harris chips are designated by a product code. When ordering standard chips from this data book, please refer to the chips by the full product code. Harris chip codes will always begin with an H . Specific device numbers will always be isolated by hyphens.

Chip Code Example


$$
\begin{aligned}
& \text { PACKAGE } \\
& 0=\text { Chip }
\end{aligned}
$$

Chips are generally available on new Harris ICs at the time of introduction. Consult a salesman, representative of the factory regarding availablity, specifications, and minimum order requirements.

Action Request Cards

## Alpha-Numeric Product Index

## Analog

## PRODUCT

HA-1608
HA-2400/04/05
HA-2420/25
HA-2420/02/05
HA-2500/02/05
HA-2510/12/15
HA-2520/22/25
HA-2539
HA-2540
HA-2600/02/05
HA-2620/22/25
HA-2630/35
HA-2640/45
HA-2650/55
HA-2720/25
HA-2730/35
HA-2740
HA-4156
HA-4600/02/05
HA-4620/22/25
HA-4741
HA-4900/0205
HA-5033
HA-5062
HA-5064
HA-5082
HA-5084
HA-5100/05
HA-5110/15
HA-5130/35
HA-5141/42/44
HA-5160/62
HA-5170
HA-5180/5180A
HA-5190/95
HA-5320
HC-5116A/5156A
HC-5502
HC-5504
HC-5510/5511
HC-5512/5512A
HC-55536
HC-55564

## DESCRIPTION

+10V Adjustable Voltage Reference
PRAM, Four Channel Operational Amplifiers
Fast Sample and Hold Operational Amplifiers
Precision High Slew Rate Operational Amplifiers
Precision High Slew Rate Operational Amplifiers
High Slew Rate Operational Amplifiers
Uncompensated High Slew Rate Operational Amplifiers
Super High Slew Rate Wideband Operational Amplifiers
Ultra High Slew Rate Operational Amplifiers
Wideband, High Impedance Operational Amplifiers
Very Wideband, Uncompensated Operational Amplifiers
High Performance Current Booster
High Voltage Operational Amplifiers
Dual High Performance Operational Amplifiers
Wide Range Programmable Operational Amplifiers Wide Range Dual Programmable Operational Amplifiers
Quad Programmable Operational Amplifiers
High Performance Quad Operational Amplifiers
High Performance Quad Operational Amplifiers Wideband, High Performance Quad Operational Amplifiers
Quad Operational Amplifier
Precision Quad Comparators
High-Speed Current Buffer
Dual Low Power, JFET Input Operational Amplifier
Low Power, JFET Input Quad Operational Amplifier
Dul JFET Input Operational Amplifer
JFET Input Quad Operational Amplifier
Wideband, JFET Input Operational Amplifiers
Wideband, JFET Input, Uncompensated Operational Amplifiers
Precision Operational Amplifiers
Power Operational Amplifier, Single, Dual \& Quad
Wideband, JFET Input, High Slew Rate, Uncompensated Operational Amplifiers
Precision JFET Input Operational Amplifiers
Ultra Low IBIAS JFET Input Precision Operational Amplifier
Wideband, Fast Settling Operational Amplifiers
High Speed Precision Monolithic Sample and Hold Amplifier Monolithic CODECS (Preliminary)
SLIC-LC Subscriber Line Interface Circuit (PBX)
SLIC-LC Subscriber Line Interface Circuit (PBX)
Monolithic CODECs (Preliminary)
PCM Monolithic Filter
Decode Digital Continuously Variable Slope Delta Modulator (CVSD)
Encode and Decode all Digtal Continuously Variable Slope Delta Modulator (CVSD)

## Analog (Continued)

PRODUCT
HD-0165
HI-200
HI-201
HI-201HS
HI-300
HI-301
HI-302
HI-303
HI-304
HI-305
HI-306
HI-307
HI-381
HI-384
HI-387
HI-390
HI-506/507
HI-506A/507A
HI-506L/507L
HI-508/509
HI-508A/509A
HI-508L/509L
HI-516
HI-518

HI-524
HI-539
HI-562A
HI-565A
HI-574A
HI-674A
HI-1818A/1828A
HI-5040
HI-5041
HI-5042
HI-5043
HI-5044
HI-5045
HI-5046
HI-5046A
HI-5047
HI-5047A
HI-5048
HI-5049
HI-5050
HI-5051
HI-5610

## DESCRIPTION

Keyboard Encoder Dual SPST CMOS Analog Switch Quad SPST CMOS Analog Switch High Speed Quad SPST CMOS Analog Switch Dual SPST CMOS Analog Switch SPDT CMOS Analog Switch Dual DPST CMOS Analog Switch Dual SPDT CMOS Analog Switch Dual SPST CMOS Analog Switch SPDT CMOS Analog Switch Dual DPST CMOS Analog Switch Dual SPDT CMOS Analog Switch Dual SPST CMOS Analog Switch Dual DPST CMOS Analog Switch SPDT CMOS Analog Switch Dual SPDT CMOS Analog Switch Single 16/Differential 8 Channel CMOS Analog Multiplexers 16 Channel CMOS Analog Multiplexers with Overvoltage Protection
Latched, 16/8 Channel Analog Multiplexer Single 8/Differential 4 Channel CMOS Analog Multiplexers 8 Channel CMOS Analog Multiplexers with Overvoltage Protection Latched, 8/4 Channel Analog Multiplexer 16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer
8 Channel/Differential 4 Channel CMOS High Speed Analog Multiplexer
4 Channel Video Multiplexer
Monolithic, Four Channel, Low Level, Differential Multiplexer
12 Bit High Speed Monolithic Digital-to-Analog Converter
High Speed Monolithic Digital-to-Analog Converter with Reference
Fast, Complete 12 Bit A-to-D Converter with P Interface
High Speed, Complete 12-Bit A-to-D Converter with $P$ Interface
Low Resistance 8 Channel CMOS Analog Multiplexer
Low Resistance SPST Switch
Low Resistance Dual SPST Switch
Low Resistance SPDT Switch
Low Resistance Dual SPDT Switch
Low Resistance DPST Switch
Low Resistance Dual DPST Switch
Low Resistance DPDT Switch
Low Resistance DPDT Switch
Low Resistance 4PST Switch
Low Resistance 4PST Switch
Low Resistance Dual SPST Switch
Low Resistance Dual DPST Switch
Low Resistance SPDT Switch
Low Resistance Dual SPDT Switch
10 Bit High Speed Monolithic Digital-to-Analog Converter

## Analog (Continued)

## PRODUCT

HI-5618A/18B
HI-5660
HI-5680
HI-5685
HI-5687
HI-5712/12A
HI-5900
HI-5901
HI-7541
HI-DAC801
HI-DAC16B/C
HV-1000/1000A
LF347
LF353
LF355 Series
LF356 Series
LF357 Series
LM118/318
LM143/343

## DESCRIPTION

8 Bit High Speed Digital-to-Analog Converters High Speed Monolithic D-to-A Converter 12 Bit Low Cost Monolithic D-to-A Converter High Performance Monolithic 12 Bit D-to-A Converter Wide Temperature Range Monolithic 12 Bit D-to-A Converter<br>High Performance 12 Bit Analog-to-Digital Converters Analog Data Acquisition Signal Processor Analog Data Acquisition Signal Processor 12 Bit Multiplying Monolithic Digital-to-Analog Converter 12 Bit High Speed Monolithic Digital-to-Analog Converter 16 Bit D-to-A Converter<br>Single-Phase Induction Motor Energy Saver Wideband Quad JFET Input Operational Amplifiers Wideband Dual JFET Input Operational Amplifier Monolithic JFET Input Operational Amplifiers Wideband Monolithic JFET Input OPerational Amplifiers Decompensated Wideband Monolithic JFET Input Operational Amplifiers Operational Amplifiers High Voltage Operational Amplifiers

## Bipolar

## PART NUMBER

HD-6600
HM-0104
HM-0168
HM-0186
HM-0198
HM-0410
HM-7602/03
HM-7610/11
HM-7610A/11A
HM-7610B/11B
HM-7620/21
HM-7620A/21A
HM-7620B/21B
HM-7640/41
HM-7640A/41A
HM-7649
HM-7649A
HM-7642/43
HM-7642A/43A
HM-7642B/43B
HM-7681
HM-7681A
HM-7685
HM-7685A
HM-76161
HM-76161A
HM-76161B
HM-76165
HM-76321
HM-76641
HM-76641A
JAN-0512
HPL-77061
HPL-77153/82S153
HPL-77209/16L8
HPL-77210/16R4
HPL-77211/16R6
HPL-77212/16R8
HPL-77215/16H8
HPL-77216/16P8
HPL-77317/16LD8
HPL-77318/16HD8
HPL-77319/16LE8
HPL-77320/16HE8
M38510/20701BEB
M38510/20702BEB
M38510/20101BJB
M38510/20301BEB
M38510/20302BEB
M38510/20401BEB
M38510/20402BEB
M38510/20801BJB
M38510/20802BJB
M38510/20601BVB M38510/20602BVB M38510/20904BJB M38510/20902BVB M38510/21002BJB

## DESCRIPTION

Quad Power Strobe
$10 \times 4$ Diode Matrix
$6 \times 8$ Diode Matrix
$8 \times 6$ Diode Matrix
$9 \times 8$ Diode Matrix
$4 \times 10$ Diode Matrix
$32 \times 8$ Bit Generic PROM
$256 \times 4$ Bit Generic PROM
$256 \times 4$ Bit High Speed Generic PROM
$256 \times 4$ Bit Very High Speed Generic PROM
$512 \times 4$ Bit Generic PROM
$512 \times 4$ Bit High Speed Generic PROM
$512 \times 4$ Bit Very High Speed Generic PROM
$512 \times 8$ Bit Generic PROM (24-Pin)
$512 \times 8$ Bit High Speed Generic PROM (24-Pin)
$512 \times 8$ Bit Generic PROM (20-Pin)
$512 \times 8$ Bit High Speed Generic PROM (20-Pin)
$1024 \times 4$ Bit Generic PROM
$1024 \times 4$ Bit High Speed Generic PROM
$1024 \times 4$ Bit Very High Speed Generic PROM
$1024 \times 8$ Bit Generic PROM
$1024 \times 8$ Bit High Speed Generic PROM
$2048 \times 4$ Bit Generic PROM
$2048 \times 4$ Bit High Speed Generic PROM
$2048 \times 8$ Bit Generic PROM
$2048 \times 8$ Bit High Speed Generic PROM
$2048 \times 8$ Bit Very High Speed Generic PROM
$4096 \times 4$ Bit Generic PROM
$4096 \times 8$ Bit Generic PROM
$8192 \times 8$ Bit Generic PROM
$8192 \times 8$ Bit High Speed Generic PROM
$64 \times 8$ HPROM
24-Pin Field Programmable Address Decoder
20-Pin Field Programmable Logic Array
20-Pin Field Programmable Array Logic (Active Low Outputs)
20-Pin Field Programmable Array Logic (Four Registered Outputs)
20-Pin Field Programmable Array Logic (Six Registered Outputs)
20-Pin Field Programmable Array Logic (Eight Registered Outputs)
20-Pin Field Programmable Array Logic (Active High Outputs)
20-Pin Field Programmable Array Logic (Programmable Output Polarity)
20-Pin Field Programmable Array Logic (Active Low Dedicated Outputs)
20-Pin Field Programmable Array Logic (Active High Dedicated Outputs)
20-Pin Field Programmable Array Logic (Enhanced HPL-77317/16LD8)
20-Pin Field Programmable Array Logic (Enhanced HPL-77318/16HD8)
$32 \times 8$ Open Collector QPL1 PROM
$32 \times 8$ Three State QPL1 PROM
$64 \times 8$ Open Collector QPL1 PROM
$256 \times 4$ Open Collector QPL1 PROM
$256 \times 4$ Three State QPL1 PROM
$512 \times 4$ Open Collector QPL1 PROM
$512 \times 4$ Three State QPL1 PROM
$512 \times 8$ Open Collector QPL1 PROM
$512 \times 8$ Three State QPL1 PROM
$1024 \times 4$ Open Collector QPL1 PROM
$1024 \times 4$ Three State OPL1 PROM
$1024 \times 8$ Three State QPL1 PROM
$2048 \times 4$ Three State QPL1 PROM
$2048 \times 8$ Three State QPL1 PROM

## CMOS

## PRODUCT

DESCRIPTION

HD-15530
HD-15531
HD-4702
HD-6101
HD-6120
HD-6121
HD-6402
HD-6406
HD-6408
HD-6409
HD-6431
HD-6432
HD-6433
HD-6434
HD-6436
HD-6440
HD-6495
HM-6100
HM-6504
HM-6508
HM-6514
HM-6516
HM-65162
HM-65172
HM-6518
HM-65262
HM-6551
HM-6561
HM-6564
HM-6616
HM-6641
HM-6664
HM-92560
HM-92570
HPL- 16LC8
HPL-16RC4
HPL-16RC6
HPL-16RC8
$80 C 86$
$80 \mathrm{C88}$
82C37A
82C52
82 C 54
82C55A
82C59A
82 C 82
82 C 83
82C84A
82 C 86
82 C 87
82 C 88
82C89

Manchester Encoder-Decoder
Manchester Encoder-Decoder
Programmable Bit Rate Generator
Parallel Interface Element
12 Bit High Performance Microprocessor
I/O Controller
LSI Universal Asynchronous Receiver Transmitter Programmable Asynchronous Communication Interface
Asynchronous Manchester Adapter
Manchester Encoder-Decoder
Hex Latching Bus Driver
Hex Bi -directional Bus Driver
Quad Bus Separator/Driver
Octal Resettable Latch
Octal Bus Buffer/Driver
Latch Decoder/Driver
Hex Bus Driver
12 Bit Static Microprocessor
4K $\times 1$ Synchronous RAM
1K X 1 Synchronous RAM
$1 \mathrm{~K} \times 4$ Synchronous RAM
2K X 8 Synchronous RAM
2K X 8 Asynchronous RAM
2K $\times 8$ Asynchronous RAM
$1 \mathrm{~K} \times 1$ Synchronous RAM
16K $\times 1$ Asynchronous RAM
$256 \times 4$ Synchronous RAM
$256 \times 4$ Synchronous RAM
64K Synchronous RAM Module
2K X 8 Fuse Link PROM
$512 \times 8$ PROM
8K $\times 8$ Fuse Link PROM
256K Synchronous RAM Module
256K Synchronous RAM Module - Buffered
Programmable Logic
Programmable Logic
Programmable Logic
Programmable Logic
16 Bit Microprocessor
8 Bit Microprocessor
High Performance Programmable DMA Controller
Serial Controller Interface
Programmable Interval Timer
Programmable Peripheral Interface
Priority Interrupt Controller
Octal Latch
Octal Latching Inverting Bus Driver
Clock Generator/Driver
Octal Bus Transceiver
Octal Inverting Bus Transceiver
Bus Controller
Bus Arbiter

## OEM Sales

## EASTERN REGION

Suite 215
3890 West Commercial Blvd
Ft. Lauderdale, FL 33309
(305) 739-0016

Suite 400
875 Johnson Ferry Road
Atlanta, GA 30342
(404) 256-4000

Suite 308
1 Burlington Woods Drive
Burlington, MA 01803
(617) 273-5942
P. O. Box 31747

Raleigh, NC 27622
Suite 1101
996 Old Eagle School Road
Wayne, PA 19087
(215) 687-6680

Suite 273
555 Broadhollow Road
Melville, L. I., NY 11747
(516) 249-4500

CENTRAL REGION
Suite 300
6400 Shafer Court
Rosemont, IL 60018
(312) 692-4960

Suite 101
1717 East 116th Street
Carmel, IN 46032
(317) 844-8011

Suite 703
2850 Metro Drive
Minneapolis, MN 55420
(612) 854-3558

Suite 110
17120 Dallas Parkway
Dallas, TX 75248
(214) 248-3237

## WESTERN REGION

Suite 250
1717 E Morten Avenue
Phoenix, AZ 85020
(602) 870-0080

Suite 320
1503 South Coast Drive
Costa Mesa, CA 92626
(714) 540-2176

Suite C100
883 Stierlin Road
Mt. View, CA 94043
(415) 964-6443

Suite 205
6400 Canoga Avenue
Woodland Hills, CA 91367
(213) 992-0686

33919 9th Avenue South
Federal Way, WA 98003
(206) 838-4878

Suite 8
2005 Broadway
Vancouver, WA 98663
(206) 696-0043

## International Sales

## Europe

## HEADOUARTERS

Harris/MHS GMBH
Headquarters
Erfurterstrasse 29
8057 Eching
West Germany
TEL: 49-89-319-1035
TWX: 5-213-866

## SALES OFFICES

## ENGLAND

Harris Systems Ltd.
Harris Semiconductor Div.
153 Farnham Road
Slough SL1 4XD
Int'l. Tel.: 44-753-34666
TWX: 848174

## ITALY

Harris Italiana, Inc. 20092 Cinisello Balsamo (Milano)
Via Fratelli Cracchi 48
Tel 39-2-6187249/6188282
TWX: 311164 Agerisi

## WEST GERMANY

Harris/Matra-Harris Semiconductor
Deutschland GmbH
Erfurterstrasse 29
8057 Eching
Tel: 49-89-319-1035
TWX: 5-213-866

Harris/Matra-Harris Semiconductor
Walsroderstrasse 71
D-3012 Langenhagen 1
Tel: 49-511-737037
TWX: 9230474 HM HH D

## EUROPEAN DISTRIBUTORS

## AUSTRIA

Transistor Vetriebsgesellschaft $\mathrm{mbH} \& \mathrm{Co}$. KG.
Auhofstr. 41A
A-1130 Wien
Tel: 43-0222-82-94-01
TWX: 133738 TVGWN

## BELGIUM

Betea S.A
755 Chaussee de Louvain
B-1140 Brussels
Tel: 32-2-7368050
TWX 23188

## DENMARK

Ditz Schweitzer A. S.
Vallensbaekvej 41
DK-2600 Glostrup
Tel: 45-2-453044
TWX: 33257

## FINLAND

Yleiselektronikka OY
Atomitie 5 B (P.O. Box 33)
SF-00370 Helsinki 37
Tel.: 358-0-90-562-1122

## FRANCE

Matra-Harris Semiconductor
Harris S. A
Harris Semi. Division
6 Av Charles de Gaulle
F-78150 Le Chesnay
Tel: 33-3-9548000
TWX: 696514
Matra Harris Semiconductor
B. P. 942

Nantes Cedex
Tel: 33-40-490820
TWX: 711930

## WEST GERMANY

Alfred Neye-Enatechnik BmbH
Schillerstr. 14
Postfach 1240
D-2085 Quickborn
Tel: 49-4106-6121
TWX:213590
Jermyn GmbH
Schulster. 84
Postfach 1180
D-6277 Camberg-Wuerges
Tel: 49-6434-231
TWX: 4884426
Kontrol Halbleiter GmbH
Breslauer Str. 2
Postfach 1251
D-8057 Eching bei Muenchen
Tel. 49-89-319011
TWX 522122
SASCO GmbH
Hermann-Oberth-Strasse 16 D-8011
Putzbrunn
Tel: 49-89-4611-1
Spoerle Electronic KG
Max-Planck-Str. 1-3
D-6072 Dreieich Bei
Frankfurt
Tel: 49-6103-30-40
iSRAEL
MRBD Industries Ltd.
P.O. Box 1717

54 Jabotinsky street
Ramat-Gan 52117
Tel: 972-3-721-918-
722-367
TWX 352073
ITALY
ELEDRA
3S SPA
Viale Elvezia 18
20154 Milano
Int'l. Tel.: 39-2-349751
TWX: 331612
Lasi Elettronica
Via Le Lombardia, 6
1-20092 Cinisello Balsamo
Tel.: 39-2-9273578
TWX: 337612

## NETHERLANDS

Techmation Electronics BV
P.O. Box 9

NL - 4175 ZG Haaften
Tel.: 31-04189-2222
TWX: 5Q423 TME NL

NORWAY

National Elektro
Ulveneien 75
P.O. Box 53, Oekern

N -Oslo 5
Tel.: 472-64-49-70
TELEX 71265 nen

## REPUBLIC OF S. AFRICA

Allied Electronic Components
P.O. Box 6090

Dunswart, 1508
Boksburg East Trasvaal
Tel.: 27-11-892-1001
TWX: 4-25559

## SPAIN

Unitronics SA
Princesa No. 1
Torre de Madrid
Planta 12 Officina 9
Madrid
Tel: 34-242-5204
TWX 22596

## SWEDEN

A. B. Betoma

Box 3005
S17103 Solna 3
Tel: 46-8-820280
TWX 19389

## SWITZERLAND

W. Stolz A. G.

Taefernstr. 15
CH-5405 Baden-Daettwil
Tel: 41-56840151
TWX 54070

## UNITED KINGDOM \& IRELAND

HYCOMP Ltd.
7, Shield Road
Ashford Industrial Estate
Ashford, Middlesex
TW15 1AV
Int'I. Tel.: 44-7842-46273
TWX: 923802
Macro Marketing Ltd.
396 Bath Road
Slough, Berks
Int'I. Tel.: 44-6286 4422
TWX: 847945

Radio Resistor Co. Ltd.
St. Martins Way Industrial Est.
Cambridge Road
Bedford MK 42 OLF
Int'I. Tel.: 44-234-47188
TWX: 837508
SDP
(Semi Ltd.)
Regent House
York Road
Hartlepool, Cleveland TS26 90U
Int'I. Tel.: 44-429-33721
TWX: 587650 Sempro
Thame Components Ltd.
Thame Park Ind. Estate
Thame, Oxon OX9 3RS
Int'I. Tel.: 44-84421-3146 TWX 837508

Scotland Representative
Phoenix Electronics Ltd.
Western Bldg.
Vere Road
Kirkmuirhill, Lankersham
ML11 9 RP, Scotland
Tel.: 44-55589-2393
TWX: 777404
Ireland Representative
Trim Electronics Ltd.
Trim
County Meath
Eire, Ireland
Tel.: 353-46-36263
TWX: 90342

## Far East

## SALES OFFICES

Harris Semiconductor, Inc.
Far East Branch
Ace Shoto BIdg. 3F
1-4-7, Shoto
Shibuya-ku, Tokyo 150
Tel.: 81-3-485-1031
TWX: 326525

## FAR EAST DISTRIBUTORS

## AUSTRALIA

VSI Electronics
35-37 Dickson Avenue
Artarmon, NSW 2064
Tel.: 61-439-4655
TWX A22846

## TAIWAN

Enterprex Int'l Corp. 3900 E. Whiteside Street Los Angeles, CA 90063

Tel.: 213-267-1145
TWX 69-1159

## INDIA

Fegu Electronics
Attn: Raj Saraf
106 Mittal Chambers
Nariman Point
Bombay 400021
Fegu Incorporated
Electronics Division
2584 Wyandotte St.
Mountain View, CA 94043
Tel: 415-961-2380
TWX: 176-572
Zenith Electronics
Attn: Raj Saraf, Mgr. Director
106 Mittal Chambers
Nariman Point
Bombay

## South America

Elko S. R. L.
Av. Belgrano 1661
1093 Buenos Aires
Argentina
Tel.: 54-1-40-8971
TWX: CABINA PUBLICA N9
COSELE Representacoes Eletronicas Ltd.
Rua da Consolacao 867 - Conj. 22
Sao Paulo, SP 01301

## Brazil

Telex: 1130869 CSEL BR
Tel: (PABX): 9-011-55-11-255-1733

## HOME OFFICE

P. O. Box 883

Melbourne, FL 32902
Tel: (305) 724-7000
TWX: 510-959-6259

## SEMICONDUCTOR DIGITAL PRODUCTS DIVISION

Harris Semiconductor Spectrum of Products:



[^0]:    * Current out of a terminal is given as a negative value.

    TM PAL is a trademark of Monolithic Memories Incorporated

[^1]:    A - M. Nagata, et. al., Proc. Elec. Comp. Conf., 1969. B - K. L. Chopra, Thin Film Phenomena, McGraw-Hill, 1969

[^2]:    * Photos found on pages 7-25 thru 7-27.

[^3]:    * Qualification to be scheduled upon release of finalized issue of applicable 38510 Slash Sheet.

[^4]:    * Harris can not assume responsibility for PROMs programmed to data tapes or masters which contain errors. The user must insure the accuracy of the data provided to Harris. Harris guarantees that the programmed PROMs will contain the information provided if either of the following formats are followed.

[^5]:    CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.
    HPL is a trademark of Harris Corporation.
    HELP is a trademark of Harris Corporation.

[^6]:    (1) Enable Access Time is guaranteed greater than Disable Access Time to avoid device contention.

[^7]:    CAUTION: Electronic devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed. HPL is a trademark of Harris Corporation.
    HELP is a trademark of Harris Corporation.

[^8]:    NOTE: SPECIFICATIONS FOR THOSE PARTS NOT IN PRODUCTION MAY BE CHANGED WITHOUT NOTICE.
    PLEASE CONTACT FACTORY FOR UPDATED AVAILIBILITY.

    * ARCHITECTURE DEFINED BY HARRIS.

[^9]:    HPL is a Trademark of Harris Corporation
    VOCAL is a Trademark of Harris Corporation
    PAL is a Trademark of MMI

[^10]:    11 Enabie Accees est trequency is 5 MH Hz with a $50^{\circ}$. duty cyccless $T$ Time to avoid device conlention

[^11]:    * Alpha suffix defined in individual data sheets.

